gd32f30x_can.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /*!
  2. \file gd32f30x_can.c
  3. \brief CAN driver
  4. \version 2017-02-10, V1.0.0, firmware for GD32F30x
  5. \version 2018-10-10, V1.1.0, firmware for GD32F30x
  6. \version 2018-12-25, V2.0.0, firmware for GD32F30x
  7. \version 2019-11-27, V2.0.1, firmware for GD32F30x
  8. \version 2020-03-02, V2.0.2, firmware for GD32F30x
  9. \version 2020-07-14, V2.0.3, firmware for GD32F30x
  10. \version 2020-09-30, V2.1.0, firmware for GD32F30x
  11. */
  12. /*
  13. Copyright (c) 2020, GigaDevice Semiconductor Inc.
  14. Redistribution and use in source and binary forms, with or without modification,
  15. are permitted provided that the following conditions are met:
  16. 1. Redistributions of source code must retain the above copyright notice, this
  17. list of conditions and the following disclaimer.
  18. 2. Redistributions in binary form must reproduce the above copyright notice,
  19. this list of conditions and the following disclaimer in the documentation
  20. and/or other materials provided with the distribution.
  21. 3. Neither the name of the copyright holder nor the names of its contributors
  22. may be used to endorse or promote products derived from this software without
  23. specific prior written permission.
  24. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  26. WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  27. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
  28. INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  30. PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  31. WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  32. ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
  33. OF SUCH DAMAGE.
  34. */
  35. #include "gd32f30x_can.h"
  36. #include <stdlib.h>
  37. #define CAN_ERROR_HANDLE(s) do{}while(1)
  38. /*!
  39. \brief deinitialize CAN
  40. \param[in] can_periph
  41. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  42. \param[out] none
  43. \retval none
  44. */
  45. void can_deinit(uint32_t can_periph)
  46. {
  47. #ifdef GD32F30X_CL
  48. if(CAN0 == can_periph) {
  49. rcu_periph_reset_enable(RCU_CAN0RST);
  50. rcu_periph_reset_disable(RCU_CAN0RST);
  51. } else {
  52. rcu_periph_reset_enable(RCU_CAN1RST);
  53. rcu_periph_reset_disable(RCU_CAN1RST);
  54. }
  55. #else
  56. if(CAN0 == can_periph) {
  57. rcu_periph_reset_enable(RCU_CAN0RST);
  58. rcu_periph_reset_disable(RCU_CAN0RST);
  59. }
  60. #endif
  61. }
  62. /*!
  63. \brief initialize CAN parameter struct with a default value
  64. \param[in] type: the type of CAN parameter struct
  65. only one parameter can be selected which is shown as below:
  66. \arg CAN_INIT_STRUCT: the CAN initial struct
  67. \arg CAN_FILTER_STRUCT: the CAN filter struct
  68. \arg CAN_TX_MESSAGE_STRUCT: the CAN TX message struct
  69. \arg CAN_RX_MESSAGE_STRUCT: the CAN RX message struct
  70. \param[out] p_struct: the pointer of the specific struct
  71. \retval none
  72. */
  73. void can_struct_para_init(can_struct_type_enum type, void *p_struct)
  74. {
  75. uint8_t i;
  76. if(NULL == p_struct) {
  77. CAN_ERROR_HANDLE("struct parameter can not be NULL \r\n");
  78. }
  79. /* get type of the struct */
  80. switch(type) {
  81. /* used for can_init() */
  82. case CAN_INIT_STRUCT:
  83. ((can_parameter_struct *)p_struct)->auto_bus_off_recovery = DISABLE;
  84. ((can_parameter_struct *)p_struct)->auto_retrans = DISABLE;
  85. ((can_parameter_struct *)p_struct)->auto_wake_up = DISABLE;
  86. ((can_parameter_struct *)p_struct)->prescaler = 0x03FFU;
  87. ((can_parameter_struct *)p_struct)->rec_fifo_overwrite = DISABLE;
  88. ((can_parameter_struct *)p_struct)->resync_jump_width = CAN_BT_SJW_1TQ;
  89. ((can_parameter_struct *)p_struct)->time_segment_1 = CAN_BT_BS1_3TQ;
  90. ((can_parameter_struct *)p_struct)->time_segment_2 = CAN_BT_BS2_1TQ;
  91. ((can_parameter_struct *)p_struct)->time_triggered = DISABLE;
  92. ((can_parameter_struct *)p_struct)->trans_fifo_order = DISABLE;
  93. ((can_parameter_struct *)p_struct)->working_mode = CAN_NORMAL_MODE;
  94. break;
  95. /* used for can_filter_init() */
  96. case CAN_FILTER_STRUCT:
  97. ((can_filter_parameter_struct *)p_struct)->filter_bits = CAN_FILTERBITS_32BIT;
  98. ((can_filter_parameter_struct *)p_struct)->filter_enable = DISABLE;
  99. ((can_filter_parameter_struct *)p_struct)->filter_fifo_number = CAN_FIFO0;
  100. ((can_filter_parameter_struct *)p_struct)->filter_list_high = 0x0000U;
  101. ((can_filter_parameter_struct *)p_struct)->filter_list_low = 0x0000U;
  102. ((can_filter_parameter_struct *)p_struct)->filter_mask_high = 0x0000U;
  103. ((can_filter_parameter_struct *)p_struct)->filter_mask_low = 0x0000U;
  104. ((can_filter_parameter_struct *)p_struct)->filter_mode = CAN_FILTERMODE_MASK;
  105. ((can_filter_parameter_struct *)p_struct)->filter_number = 0U;
  106. break;
  107. /* used for can_message_transmit() */
  108. case CAN_TX_MESSAGE_STRUCT:
  109. for(i = 0U; i < 8U; i++) {
  110. ((can_trasnmit_message_struct *)p_struct)->tx_data[i] = 0U;
  111. }
  112. ((can_trasnmit_message_struct *)p_struct)->tx_dlen = 0u;
  113. ((can_trasnmit_message_struct *)p_struct)->tx_efid = 0U;
  114. ((can_trasnmit_message_struct *)p_struct)->tx_ff = (uint8_t)CAN_FF_STANDARD;
  115. ((can_trasnmit_message_struct *)p_struct)->tx_ft = (uint8_t)CAN_FT_DATA;
  116. ((can_trasnmit_message_struct *)p_struct)->tx_sfid = 0U;
  117. break;
  118. /* used for can_message_receive() */
  119. case CAN_RX_MESSAGE_STRUCT:
  120. for(i = 0U; i < 8U; i++) {
  121. ((can_receive_message_struct *)p_struct)->rx_data[i] = 0U;
  122. }
  123. ((can_receive_message_struct *)p_struct)->rx_dlen = 0U;
  124. ((can_receive_message_struct *)p_struct)->rx_efid = 0U;
  125. ((can_receive_message_struct *)p_struct)->rx_ff = (uint8_t)CAN_FF_STANDARD;
  126. ((can_receive_message_struct *)p_struct)->rx_fi = 0U;
  127. ((can_receive_message_struct *)p_struct)->rx_ft = (uint8_t)CAN_FT_DATA;
  128. ((can_receive_message_struct *)p_struct)->rx_sfid = 0U;
  129. break;
  130. default:
  131. CAN_ERROR_HANDLE("parameter is invalid \r\n");
  132. }
  133. }
  134. /*!
  135. \brief initialize CAN
  136. \param[in] can_periph
  137. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  138. \param[in] can_parameter_init: parameters for CAN initializtion
  139. \arg working_mode: CAN_NORMAL_MODE, CAN_LOOPBACK_MODE, CAN_SILENT_MODE, CAN_SILENT_LOOPBACK_MODE
  140. \arg resync_jump_width: CAN_BT_SJW_xTQ(x=1, 2, 3, 4)
  141. \arg time_segment_1: CAN_BT_BS1_xTQ(1..16)
  142. \arg time_segment_2: CAN_BT_BS2_xTQ(1..8)
  143. \arg time_triggered: ENABLE or DISABLE
  144. \arg auto_bus_off_recovery: ENABLE or DISABLE
  145. \arg auto_wake_up: ENABLE or DISABLE
  146. \arg auto_retrans: ENABLE or DISABLE
  147. \arg rec_fifo_overwrite: ENABLE or DISABLE
  148. \arg trans_fifo_order: ENABLE or DISABLE
  149. \arg prescaler: 0x0001 - 0x0400
  150. \param[out] none
  151. \retval ErrStatus: SUCCESS or ERROR
  152. */
  153. ErrStatus can_init(uint32_t can_periph, can_parameter_struct *can_parameter_init)
  154. {
  155. uint32_t timeout = CAN_TIMEOUT;
  156. ErrStatus flag = ERROR;
  157. /* disable sleep mode */
  158. CAN_CTL(can_periph) &= ~CAN_CTL_SLPWMOD;
  159. /* enable initialize mode */
  160. CAN_CTL(can_periph) |= CAN_CTL_IWMOD;
  161. /* wait ACK */
  162. while((CAN_STAT_IWS != (CAN_STAT(can_periph) & CAN_STAT_IWS)) && (0U != timeout)) {
  163. timeout--;
  164. }
  165. /* check initialize working success */
  166. if(CAN_STAT_IWS != (CAN_STAT(can_periph) & CAN_STAT_IWS)) {
  167. flag = ERROR;
  168. } else {
  169. /* set the bit timing register */
  170. CAN_BT(can_periph) = (BT_MODE((uint32_t)can_parameter_init->working_mode) | \
  171. BT_SJW((uint32_t)can_parameter_init->resync_jump_width) | \
  172. BT_BS1((uint32_t)can_parameter_init->time_segment_1) | \
  173. BT_BS2((uint32_t)can_parameter_init->time_segment_2) | \
  174. BT_BAUDPSC(((uint32_t)(can_parameter_init->prescaler) - 1U)));
  175. /* time trigger communication mode */
  176. if(ENABLE == can_parameter_init->time_triggered) {
  177. CAN_CTL(can_periph) |= CAN_CTL_TTC;
  178. } else {
  179. CAN_CTL(can_periph) &= ~CAN_CTL_TTC;
  180. }
  181. /* automatic bus-off management */
  182. if(ENABLE == can_parameter_init->auto_bus_off_recovery) {
  183. CAN_CTL(can_periph) |= CAN_CTL_ABOR;
  184. } else {
  185. CAN_CTL(can_periph) &= ~CAN_CTL_ABOR;
  186. }
  187. /* automatic wakeup mode */
  188. if(ENABLE == can_parameter_init->auto_wake_up) {
  189. CAN_CTL(can_periph) |= CAN_CTL_AWU;
  190. } else {
  191. CAN_CTL(can_periph) &= ~CAN_CTL_AWU;
  192. }
  193. /* automatic retransmission mode */
  194. if(ENABLE == can_parameter_init->auto_retrans) {
  195. CAN_CTL(can_periph) &= ~CAN_CTL_ARD;
  196. } else {
  197. CAN_CTL(can_periph) |= CAN_CTL_ARD;
  198. }
  199. /* receive FIFO overwrite mode */
  200. if(ENABLE == can_parameter_init->rec_fifo_overwrite) {
  201. CAN_CTL(can_periph) &= ~CAN_CTL_RFOD;
  202. } else {
  203. CAN_CTL(can_periph) |= CAN_CTL_RFOD;
  204. }
  205. /* transmit FIFO order */
  206. if(ENABLE == can_parameter_init->trans_fifo_order) {
  207. CAN_CTL(can_periph) |= CAN_CTL_TFO;
  208. } else {
  209. CAN_CTL(can_periph) &= ~CAN_CTL_TFO;
  210. }
  211. /* disable initialize mode */
  212. CAN_CTL(can_periph) &= ~CAN_CTL_IWMOD;
  213. timeout = CAN_TIMEOUT;
  214. /* wait the ACK */
  215. while((CAN_STAT_IWS == (CAN_STAT(can_periph) & CAN_STAT_IWS)) && (0U != timeout)) {
  216. timeout--;
  217. }
  218. /* check exit initialize mode */
  219. if(0U != timeout) {
  220. flag = SUCCESS;
  221. }
  222. }
  223. return flag;
  224. }
  225. /*!
  226. \brief initialize CAN filter
  227. \param[in] can_filter_parameter_init: struct for CAN filter initialization
  228. \arg filter_list_high: 0x0000 - 0xFFFF
  229. \arg filter_list_low: 0x0000 - 0xFFFF
  230. \arg filter_mask_high: 0x0000 - 0xFFFF
  231. \arg filter_mask_low: 0x0000 - 0xFFFF
  232. \arg filter_fifo_number: CAN_FIFO0, CAN_FIFO1
  233. \arg filter_number: 0 - 27
  234. \arg filter_mode: CAN_FILTERMODE_MASK, CAN_FILTERMODE_LIST
  235. \arg filter_bits: CAN_FILTERBITS_32BIT, CAN_FILTERBITS_16BIT
  236. \arg filter_enable: ENABLE or DISABLE
  237. \param[out] none
  238. \retval none
  239. */
  240. void can_filter_init(can_filter_parameter_struct *can_filter_parameter_init)
  241. {
  242. uint32_t val = 0U;
  243. val = ((uint32_t)1) << (can_filter_parameter_init->filter_number);
  244. /* filter lock disable */
  245. CAN_FCTL(CAN0) |= CAN_FCTL_FLD;
  246. /* disable filter */
  247. CAN_FW(CAN0) &= ~(uint32_t)val;
  248. /* filter 16 bits */
  249. if(CAN_FILTERBITS_16BIT == can_filter_parameter_init->filter_bits) {
  250. /* set filter 16 bits */
  251. CAN_FSCFG(CAN0) &= ~(uint32_t)val;
  252. /* first 16 bits list and first 16 bits mask or first 16 bits list and second 16 bits list */
  253. CAN_FDATA0(CAN0, can_filter_parameter_init->filter_number) = \
  254. FDATA_MASK_HIGH((can_filter_parameter_init->filter_mask_low) & CAN_FILTER_MASK_16BITS) | \
  255. FDATA_MASK_LOW((can_filter_parameter_init->filter_list_low) & CAN_FILTER_MASK_16BITS);
  256. /* second 16 bits list and second 16 bits mask or third 16 bits list and fourth 16 bits list */
  257. CAN_FDATA1(CAN0, can_filter_parameter_init->filter_number) = \
  258. FDATA_MASK_HIGH((can_filter_parameter_init->filter_mask_high) & CAN_FILTER_MASK_16BITS) | \
  259. FDATA_MASK_LOW((can_filter_parameter_init->filter_list_high) & CAN_FILTER_MASK_16BITS);
  260. }
  261. /* filter 32 bits */
  262. if(CAN_FILTERBITS_32BIT == can_filter_parameter_init->filter_bits) {
  263. /* set filter 32 bits */
  264. CAN_FSCFG(CAN0) |= (uint32_t)val;
  265. /* 32 bits list or first 32 bits list */
  266. CAN_FDATA0(CAN0, can_filter_parameter_init->filter_number) = \
  267. FDATA_MASK_HIGH((can_filter_parameter_init->filter_list_high) & CAN_FILTER_MASK_16BITS) |
  268. FDATA_MASK_LOW((can_filter_parameter_init->filter_list_low) & CAN_FILTER_MASK_16BITS);
  269. /* 32 bits mask or second 32 bits list */
  270. CAN_FDATA1(CAN0, can_filter_parameter_init->filter_number) = \
  271. FDATA_MASK_HIGH((can_filter_parameter_init->filter_mask_high) & CAN_FILTER_MASK_16BITS) |
  272. FDATA_MASK_LOW((can_filter_parameter_init->filter_mask_low) & CAN_FILTER_MASK_16BITS);
  273. }
  274. /* filter mode */
  275. if(CAN_FILTERMODE_MASK == can_filter_parameter_init->filter_mode) {
  276. /* mask mode */
  277. CAN_FMCFG(CAN0) &= ~(uint32_t)val;
  278. } else {
  279. /* list mode */
  280. CAN_FMCFG(CAN0) |= (uint32_t)val;
  281. }
  282. /* filter FIFO */
  283. if(CAN_FIFO0 == (can_filter_parameter_init->filter_fifo_number)) {
  284. /* FIFO0 */
  285. CAN_FAFIFO(CAN0) &= ~(uint32_t)val;
  286. } else {
  287. /* FIFO1 */
  288. CAN_FAFIFO(CAN0) |= (uint32_t)val;
  289. }
  290. /* filter working */
  291. if(ENABLE == can_filter_parameter_init->filter_enable) {
  292. CAN_FW(CAN0) |= (uint32_t)val;
  293. }
  294. /* filter lock enable */
  295. CAN_FCTL(CAN0) &= ~CAN_FCTL_FLD;
  296. }
  297. /*!
  298. \brief set CAN1 filter start bank number
  299. \param[in] start_bank: CAN1 start bank number
  300. only one parameter can be selected which is shown as below:
  301. \arg (1..27)
  302. \param[out] none
  303. \retval none
  304. */
  305. void can1_filter_start_bank(uint8_t start_bank)
  306. {
  307. /* filter lock disable */
  308. CAN_FCTL(CAN0) |= CAN_FCTL_FLD;
  309. /* set CAN1 filter start number */
  310. CAN_FCTL(CAN0) &= ~(uint32_t)CAN_FCTL_HBC1F;
  311. CAN_FCTL(CAN0) |= FCTL_HBC1F(start_bank);
  312. /* filter lock enable */
  313. CAN_FCTL(CAN0) &= ~CAN_FCTL_FLD;
  314. }
  315. /*!
  316. \brief enable CAN debug freeze
  317. \param[in] can_periph
  318. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  319. \param[out] none
  320. \retval none
  321. */
  322. void can_debug_freeze_enable(uint32_t can_periph)
  323. {
  324. /* set DFZ bit */
  325. CAN_CTL(can_periph) |= CAN_CTL_DFZ;
  326. #ifdef GD32F30X_CL
  327. if(CAN0 == can_periph) {
  328. dbg_periph_enable(DBG_CAN0_HOLD);
  329. } else {
  330. dbg_periph_enable(DBG_CAN1_HOLD);
  331. }
  332. #else
  333. if(CAN0 == can_periph) {
  334. dbg_periph_enable(DBG_CAN0_HOLD);
  335. }
  336. #endif
  337. }
  338. /*!
  339. \brief disable CAN debug freeze
  340. \param[in] can_periph
  341. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  342. \param[out] none
  343. \retval none
  344. */
  345. void can_debug_freeze_disable(uint32_t can_periph)
  346. {
  347. /* set DFZ bit */
  348. CAN_CTL(can_periph) &= ~CAN_CTL_DFZ;
  349. #ifdef GD32F30X_CL
  350. if(CAN0 == can_periph) {
  351. dbg_periph_disable(DBG_CAN0_HOLD);
  352. } else {
  353. dbg_periph_disable(DBG_CAN1_HOLD);
  354. }
  355. #else
  356. if(CAN0 == can_periph) {
  357. dbg_periph_disable(DBG_CAN0_HOLD);
  358. }
  359. #endif
  360. }
  361. /*!
  362. \brief enable CAN time trigger mode
  363. \param[in] can_periph
  364. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  365. \param[out] none
  366. \retval none
  367. */
  368. void can_time_trigger_mode_enable(uint32_t can_periph)
  369. {
  370. uint8_t mailbox_number;
  371. /* enable the TTC mode */
  372. CAN_CTL(can_periph) |= CAN_CTL_TTC;
  373. /* enable time stamp */
  374. for(mailbox_number = 0U; mailbox_number < 3U; mailbox_number++) {
  375. CAN_TMP(can_periph, mailbox_number) |= CAN_TMP_TSEN;
  376. }
  377. }
  378. /*!
  379. \brief disable CAN time trigger mode
  380. \param[in] can_periph
  381. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  382. \param[out] none
  383. \retval none
  384. */
  385. void can_time_trigger_mode_disable(uint32_t can_periph)
  386. {
  387. uint8_t mailbox_number;
  388. /* disable the TTC mode */
  389. CAN_CTL(can_periph) &= ~CAN_CTL_TTC;
  390. /* reset TSEN bits */
  391. for(mailbox_number = 0U; mailbox_number < 3U; mailbox_number++) {
  392. CAN_TMP(can_periph, mailbox_number) &= ~CAN_TMP_TSEN;
  393. }
  394. }
  395. /*!
  396. \brief transmit CAN message
  397. \param[in] can_periph
  398. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  399. \param[in] transmit_message: struct for CAN transmit message
  400. \arg tx_sfid: 0x00000000 - 0x000007FF
  401. \arg tx_efid: 0x00000000 - 0x1FFFFFFF
  402. \arg tx_ff: CAN_FF_STANDARD, CAN_FF_EXTENDED
  403. \arg tx_ft: CAN_FT_DATA, CAN_FT_REMOTE
  404. \arg tx_dlen: 0 - 8
  405. \arg tx_data[]: 0x00 - 0xFF
  406. \param[out] none
  407. \retval mailbox_number
  408. */
  409. uint8_t can_message_transmit(uint32_t can_periph, can_trasnmit_message_struct *transmit_message)
  410. {
  411. uint8_t mailbox_number = CAN_MAILBOX0;
  412. /* select one empty mailbox */
  413. if(CAN_TSTAT_TME0 == (CAN_TSTAT(can_periph)&CAN_TSTAT_TME0)) {
  414. mailbox_number = CAN_MAILBOX0;
  415. } else if(CAN_TSTAT_TME1 == (CAN_TSTAT(can_periph)&CAN_TSTAT_TME1)) {
  416. mailbox_number = CAN_MAILBOX1;
  417. } else if(CAN_TSTAT_TME2 == (CAN_TSTAT(can_periph)&CAN_TSTAT_TME2)) {
  418. mailbox_number = CAN_MAILBOX2;
  419. } else {
  420. mailbox_number = CAN_NOMAILBOX;
  421. }
  422. /* return no mailbox empty */
  423. if(CAN_NOMAILBOX == mailbox_number) {
  424. return CAN_NOMAILBOX;
  425. }
  426. CAN_TMI(can_periph, mailbox_number) &= CAN_TMI_TEN;
  427. if(CAN_FF_STANDARD == transmit_message->tx_ff) {
  428. /* set transmit mailbox standard identifier */
  429. CAN_TMI(can_periph, mailbox_number) |= (uint32_t)(TMI_SFID(transmit_message->tx_sfid) | \
  430. transmit_message->tx_ft);
  431. } else {
  432. /* set transmit mailbox extended identifier */
  433. CAN_TMI(can_periph, mailbox_number) |= (uint32_t)(TMI_EFID(transmit_message->tx_efid) | \
  434. transmit_message->tx_ff | \
  435. transmit_message->tx_ft);
  436. }
  437. /* set the data length */
  438. CAN_TMP(can_periph, mailbox_number) &= ~CAN_TMP_DLENC;
  439. CAN_TMP(can_periph, mailbox_number) |= transmit_message->tx_dlen;
  440. /* set the data */
  441. CAN_TMDATA0(can_periph, mailbox_number) = TMDATA0_DB3(transmit_message->tx_data[3]) | \
  442. TMDATA0_DB2(transmit_message->tx_data[2]) | \
  443. TMDATA0_DB1(transmit_message->tx_data[1]) | \
  444. TMDATA0_DB0(transmit_message->tx_data[0]);
  445. CAN_TMDATA1(can_periph, mailbox_number) = TMDATA1_DB7(transmit_message->tx_data[7]) | \
  446. TMDATA1_DB6(transmit_message->tx_data[6]) | \
  447. TMDATA1_DB5(transmit_message->tx_data[5]) | \
  448. TMDATA1_DB4(transmit_message->tx_data[4]);
  449. /* enable transmission */
  450. CAN_TMI(can_periph, mailbox_number) |= CAN_TMI_TEN;
  451. return mailbox_number;
  452. }
  453. /*!
  454. \brief get CAN transmit state
  455. \param[in] can_periph
  456. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  457. \param[in] mailbox_number
  458. only one parameter can be selected which is shown as below:
  459. \arg CAN_MAILBOX(x=0,1,2)
  460. \param[out] none
  461. \retval can_transmit_state_enum
  462. */
  463. can_transmit_state_enum can_transmit_states(uint32_t can_periph, uint8_t mailbox_number)
  464. {
  465. can_transmit_state_enum state = CAN_TRANSMIT_FAILED;
  466. uint32_t val = 0U;
  467. /* check selected mailbox state */
  468. switch(mailbox_number) {
  469. /* mailbox0 */
  470. case CAN_MAILBOX0:
  471. val = CAN_TSTAT(can_periph) & (CAN_TSTAT_MTF0 | CAN_TSTAT_MTFNERR0 | CAN_TSTAT_TME0);
  472. break;
  473. /* mailbox1 */
  474. case CAN_MAILBOX1:
  475. val = CAN_TSTAT(can_periph) & (CAN_TSTAT_MTF1 | CAN_TSTAT_MTFNERR1 | CAN_TSTAT_TME1);
  476. break;
  477. /* mailbox2 */
  478. case CAN_MAILBOX2:
  479. val = CAN_TSTAT(can_periph) & (CAN_TSTAT_MTF2 | CAN_TSTAT_MTFNERR2 | CAN_TSTAT_TME2);
  480. break;
  481. default:
  482. val = CAN_TRANSMIT_FAILED;
  483. break;
  484. }
  485. switch(val) {
  486. /* transmit pending */
  487. case(CAN_STATE_PENDING):
  488. state = CAN_TRANSMIT_PENDING;
  489. break;
  490. /* mailbox0 transmit succeeded */
  491. case(CAN_TSTAT_MTF0 | CAN_TSTAT_MTFNERR0 | CAN_TSTAT_TME0):
  492. state = CAN_TRANSMIT_OK;
  493. break;
  494. /* mailbox1 transmit succeeded */
  495. case(CAN_TSTAT_MTF1 | CAN_TSTAT_MTFNERR1 | CAN_TSTAT_TME1):
  496. state = CAN_TRANSMIT_OK;
  497. break;
  498. /* mailbox2 transmit succeeded */
  499. case(CAN_TSTAT_MTF2 | CAN_TSTAT_MTFNERR2 | CAN_TSTAT_TME2):
  500. state = CAN_TRANSMIT_OK;
  501. break;
  502. /* transmit failed */
  503. default:
  504. state = CAN_TRANSMIT_FAILED;
  505. break;
  506. }
  507. return state;
  508. }
  509. /*!
  510. \brief stop CAN transmission
  511. \param[in] can_periph
  512. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  513. \param[in] mailbox_number
  514. only one parameter can be selected which is shown as below:
  515. \arg CAN_MAILBOXx(x=0,1,2)
  516. \param[out] none
  517. \retval none
  518. */
  519. void can_transmission_stop(uint32_t can_periph, uint8_t mailbox_number)
  520. {
  521. if(CAN_MAILBOX0 == mailbox_number) {
  522. CAN_TSTAT(can_periph) |= CAN_TSTAT_MST0;
  523. while(CAN_TSTAT_MST0 == (CAN_TSTAT(can_periph) & CAN_TSTAT_MST0)) {
  524. }
  525. } else if(CAN_MAILBOX1 == mailbox_number) {
  526. CAN_TSTAT(can_periph) |= CAN_TSTAT_MST1;
  527. while(CAN_TSTAT_MST1 == (CAN_TSTAT(can_periph) & CAN_TSTAT_MST1)) {
  528. }
  529. } else if(CAN_MAILBOX2 == mailbox_number) {
  530. CAN_TSTAT(can_periph) |= CAN_TSTAT_MST2;
  531. while(CAN_TSTAT_MST2 == (CAN_TSTAT(can_periph) & CAN_TSTAT_MST2)) {
  532. }
  533. } else {
  534. /* illegal parameters */
  535. }
  536. }
  537. /*!
  538. \brief CAN receive message
  539. \param[in] can_periph
  540. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  541. \param[in] fifo_number
  542. \arg CAN_FIFOx(x=0,1)
  543. \param[out] receive_message: struct for CAN receive message
  544. \arg rx_sfid: 0x00000000 - 0x000007FF
  545. \arg rx_efid: 0x00000000 - 0x1FFFFFFF
  546. \arg rx_ff: CAN_FF_STANDARD, CAN_FF_EXTENDED
  547. \arg rx_ft: CAN_FT_DATA, CAN_FT_REMOTE
  548. \arg rx_dlen: 0 - 8
  549. \arg rx_data[]: 0x00 - 0xFF
  550. \arg rx_fi: 0 - 27
  551. \retval none
  552. */
  553. void can_message_receive(uint32_t can_periph, uint8_t fifo_number, can_receive_message_struct *receive_message)
  554. {
  555. /* get the frame format */
  556. receive_message->rx_ff = (uint8_t)(CAN_RFIFOMI_FF & CAN_RFIFOMI(can_periph, fifo_number));
  557. if(CAN_FF_STANDARD == receive_message->rx_ff) {
  558. /* get standard identifier */
  559. receive_message->rx_sfid = (uint32_t)(GET_RFIFOMI_SFID(CAN_RFIFOMI(can_periph, fifo_number)));
  560. } else {
  561. /* get extended identifier */
  562. receive_message->rx_efid = (uint32_t)(GET_RFIFOMI_EFID(CAN_RFIFOMI(can_periph, fifo_number)));
  563. }
  564. /* get frame type */
  565. receive_message->rx_ft = (uint8_t)(CAN_RFIFOMI_FT & CAN_RFIFOMI(can_periph, fifo_number));
  566. /* filtering index */
  567. receive_message->rx_fi = (uint8_t)(GET_RFIFOMP_FI(CAN_RFIFOMP(can_periph, fifo_number)));
  568. /* get receive data length */
  569. receive_message->rx_dlen = (uint8_t)(GET_RFIFOMP_DLENC(CAN_RFIFOMP(can_periph, fifo_number)));
  570. /* receive data */
  571. receive_message -> rx_data[0] = (uint8_t)(GET_RFIFOMDATA0_DB0(CAN_RFIFOMDATA0(can_periph, fifo_number)));
  572. receive_message -> rx_data[1] = (uint8_t)(GET_RFIFOMDATA0_DB1(CAN_RFIFOMDATA0(can_periph, fifo_number)));
  573. receive_message -> rx_data[2] = (uint8_t)(GET_RFIFOMDATA0_DB2(CAN_RFIFOMDATA0(can_periph, fifo_number)));
  574. receive_message -> rx_data[3] = (uint8_t)(GET_RFIFOMDATA0_DB3(CAN_RFIFOMDATA0(can_periph, fifo_number)));
  575. receive_message -> rx_data[4] = (uint8_t)(GET_RFIFOMDATA1_DB4(CAN_RFIFOMDATA1(can_periph, fifo_number)));
  576. receive_message -> rx_data[5] = (uint8_t)(GET_RFIFOMDATA1_DB5(CAN_RFIFOMDATA1(can_periph, fifo_number)));
  577. receive_message -> rx_data[6] = (uint8_t)(GET_RFIFOMDATA1_DB6(CAN_RFIFOMDATA1(can_periph, fifo_number)));
  578. receive_message -> rx_data[7] = (uint8_t)(GET_RFIFOMDATA1_DB7(CAN_RFIFOMDATA1(can_periph, fifo_number)));
  579. /* release FIFO */
  580. if(CAN_FIFO0 == fifo_number) {
  581. CAN_RFIFO0(can_periph) |= CAN_RFIFO0_RFD0;
  582. } else {
  583. CAN_RFIFO1(can_periph) |= CAN_RFIFO1_RFD1;
  584. }
  585. }
  586. /*!
  587. \brief release FIFO
  588. \param[in] can_periph
  589. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  590. \param[in] fifo_number
  591. only one parameter can be selected which is shown as below:
  592. \arg CAN_FIFOx(x=0,1)
  593. \param[out] none
  594. \retval none
  595. */
  596. void can_fifo_release(uint32_t can_periph, uint8_t fifo_number)
  597. {
  598. if(CAN_FIFO0 == fifo_number) {
  599. CAN_RFIFO0(can_periph) |= CAN_RFIFO0_RFD0;
  600. } else if(CAN_FIFO1 == fifo_number) {
  601. CAN_RFIFO1(can_periph) |= CAN_RFIFO1_RFD1;
  602. } else {
  603. /* illegal parameters */
  604. CAN_ERROR_HANDLE("CAN FIFO NUM is invalid \r\n");
  605. }
  606. }
  607. /*!
  608. \brief CAN receive message length
  609. \param[in] can_periph
  610. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  611. \param[in] fifo_number
  612. only one parameter can be selected which is shown as below:
  613. \arg CAN_FIFOx(x=0,1)
  614. \param[out] none
  615. \retval message length
  616. */
  617. uint8_t can_receive_message_length_get(uint32_t can_periph, uint8_t fifo_number)
  618. {
  619. uint8_t val = 0U;
  620. if(CAN_FIFO0 == fifo_number) {
  621. /* FIFO0 */
  622. val = (uint8_t)(CAN_RFIFO0(can_periph) & CAN_RFIF_RFL_MASK);
  623. } else if(CAN_FIFO1 == fifo_number) {
  624. /* FIFO1 */
  625. val = (uint8_t)(CAN_RFIFO1(can_periph) & CAN_RFIF_RFL_MASK);
  626. } else {
  627. /* illegal parameters */
  628. }
  629. return val;
  630. }
  631. /*!
  632. \brief set CAN working mode
  633. \param[in] can_periph
  634. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  635. \param[in] can_working_mode
  636. only one parameter can be selected which is shown as below:
  637. \arg CAN_MODE_INITIALIZE
  638. \arg CAN_MODE_NORMAL
  639. \arg CAN_MODE_SLEEP
  640. \param[out] none
  641. \retval ErrStatus: SUCCESS or ERROR
  642. */
  643. ErrStatus can_working_mode_set(uint32_t can_periph, uint8_t working_mode)
  644. {
  645. ErrStatus flag = ERROR;
  646. /* timeout for IWS or also for SLPWS bits */
  647. uint32_t timeout = CAN_TIMEOUT;
  648. if(CAN_MODE_INITIALIZE == working_mode) {
  649. /* disable sleep mode */
  650. CAN_CTL(can_periph) &= (~(uint32_t)CAN_CTL_SLPWMOD);
  651. /* set initialize mode */
  652. CAN_CTL(can_periph) |= (uint8_t)CAN_CTL_IWMOD;
  653. /* wait the acknowledge */
  654. while((CAN_STAT_IWS != (CAN_STAT(can_periph) & CAN_STAT_IWS)) && (0U != timeout)) {
  655. timeout--;
  656. }
  657. if(CAN_STAT_IWS != (CAN_STAT(can_periph) & CAN_STAT_IWS)) {
  658. flag = ERROR;
  659. } else {
  660. flag = SUCCESS;
  661. }
  662. } else if(CAN_MODE_NORMAL == working_mode) {
  663. /* enter normal mode */
  664. CAN_CTL(can_periph) &= ~(uint32_t)(CAN_CTL_SLPWMOD | CAN_CTL_IWMOD);
  665. /* wait the acknowledge */
  666. while((0U != (CAN_STAT(can_periph) & (CAN_STAT_IWS | CAN_STAT_SLPWS))) && (0U != timeout)) {
  667. timeout--;
  668. }
  669. if(0U != (CAN_STAT(can_periph) & (CAN_STAT_IWS | CAN_STAT_SLPWS))) {
  670. flag = ERROR;
  671. } else {
  672. flag = SUCCESS;
  673. }
  674. } else if(CAN_MODE_SLEEP == working_mode) {
  675. /* disable initialize mode */
  676. CAN_CTL(can_periph) &= (~(uint32_t)CAN_CTL_IWMOD);
  677. /* set sleep mode */
  678. CAN_CTL(can_periph) |= (uint8_t)CAN_CTL_SLPWMOD;
  679. /* wait the acknowledge */
  680. while((CAN_STAT_SLPWS != (CAN_STAT(can_periph) & CAN_STAT_SLPWS)) && (0U != timeout)) {
  681. timeout--;
  682. }
  683. if(CAN_STAT_SLPWS != (CAN_STAT(can_periph) & CAN_STAT_SLPWS)) {
  684. flag = ERROR;
  685. } else {
  686. flag = SUCCESS;
  687. }
  688. } else {
  689. flag = ERROR;
  690. }
  691. return flag;
  692. }
  693. /*!
  694. \brief wake up CAN
  695. \param[in] can_periph
  696. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  697. \param[out] none
  698. \retval ErrStatus: SUCCESS or ERROR
  699. */
  700. ErrStatus can_wakeup(uint32_t can_periph)
  701. {
  702. ErrStatus flag = ERROR;
  703. uint32_t timeout = CAN_TIMEOUT;
  704. /* wakeup */
  705. CAN_CTL(can_periph) &= ~CAN_CTL_SLPWMOD;
  706. while((0U != (CAN_STAT(can_periph) & CAN_STAT_SLPWS)) && (0x00U != timeout)) {
  707. timeout--;
  708. }
  709. /* check state */
  710. if(0U != (CAN_STAT(can_periph) & CAN_STAT_SLPWS)) {
  711. flag = ERROR;
  712. } else {
  713. flag = SUCCESS;
  714. }
  715. return flag;
  716. }
  717. /*!
  718. \brief get CAN error type
  719. \param[in] can_periph
  720. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  721. \param[out] none
  722. \retval can_error_enum
  723. \arg CAN_ERROR_NONE: no error
  724. \arg CAN_ERROR_FILL: fill error
  725. \arg CAN_ERROR_FORMATE: format error
  726. \arg CAN_ERROR_ACK: ACK error
  727. \arg CAN_ERROR_BITRECESSIVE: bit recessive
  728. \arg CAN_ERROR_BITDOMINANTER: bit dominant error
  729. \arg CAN_ERROR_CRC: CRC error
  730. \arg CAN_ERROR_SOFTWARECFG: software configure
  731. */
  732. can_error_enum can_error_get(uint32_t can_periph)
  733. {
  734. can_error_enum error;
  735. error = CAN_ERROR_NONE;
  736. /* get error type */
  737. error = (can_error_enum)(GET_ERR_ERRN(CAN_ERR(can_periph)));
  738. return error;
  739. }
  740. /*!
  741. \brief get CAN receive error number
  742. \param[in] can_periph
  743. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  744. \param[out] none
  745. \retval error number
  746. */
  747. uint8_t can_receive_error_number_get(uint32_t can_periph)
  748. {
  749. uint8_t val;
  750. /* get error count */
  751. val = (uint8_t)(GET_ERR_RECNT(CAN_ERR(can_periph)));
  752. return val;
  753. }
  754. /*!
  755. \brief get CAN transmit error number
  756. \param[in] can_periph
  757. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  758. \param[out] none
  759. \retval error number
  760. */
  761. uint8_t can_transmit_error_number_get(uint32_t can_periph)
  762. {
  763. uint8_t val;
  764. val = (uint8_t)(GET_ERR_TECNT(CAN_ERR(can_periph)));
  765. return val;
  766. }
  767. /*!
  768. \brief get CAN flag state
  769. \param[in] can_periph
  770. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  771. \param[in] flag: CAN flags, refer to can_flag_enum
  772. only one parameter can be selected which is shown as below:
  773. \arg CAN_FLAG_RXL: RX level
  774. \arg CAN_FLAG_LASTRX: last sample value of RX pin
  775. \arg CAN_FLAG_RS: receiving state
  776. \arg CAN_FLAG_TS: transmitting state
  777. \arg CAN_FLAG_SLPIF: status change flag of entering sleep working mode
  778. \arg CAN_FLAG_WUIF: status change flag of wakeup from sleep working mode
  779. \arg CAN_FLAG_ERRIF: error flag
  780. \arg CAN_FLAG_SLPWS: sleep working state
  781. \arg CAN_FLAG_IWS: initial working state
  782. \arg CAN_FLAG_TMLS2: transmit mailbox 2 last sending in TX FIFO
  783. \arg CAN_FLAG_TMLS1: transmit mailbox 1 last sending in TX FIFO
  784. \arg CAN_FLAG_TMLS0: transmit mailbox 0 last sending in TX FIFO
  785. \arg CAN_FLAG_TME2: transmit mailbox 2 empty
  786. \arg CAN_FLAG_TME1: transmit mailbox 1 empty
  787. \arg CAN_FLAG_TME0: transmit mailbox 0 empty
  788. \arg CAN_FLAG_MTE2: mailbox 2 transmit error
  789. \arg CAN_FLAG_MTE1: mailbox 1 transmit error
  790. \arg CAN_FLAG_MTE0: mailbox 0 transmit error
  791. \arg CAN_FLAG_MAL2: mailbox 2 arbitration lost
  792. \arg CAN_FLAG_MAL1: mailbox 1 arbitration lost
  793. \arg CAN_FLAG_MAL0: mailbox 0 arbitration lost
  794. \arg CAN_FLAG_MTFNERR2: mailbox 2 transmit finished with no error
  795. \arg CAN_FLAG_MTFNERR1: mailbox 1 transmit finished with no error
  796. \arg CAN_FLAG_MTFNERR0: mailbox 0 transmit finished with no error
  797. \arg CAN_FLAG_MTF2: mailbox 2 transmit finished
  798. \arg CAN_FLAG_MTF1: mailbox 1 transmit finished
  799. \arg CAN_FLAG_MTF0: mailbox 0 transmit finished
  800. \arg CAN_FLAG_RFO0: receive FIFO0 overfull
  801. \arg CAN_FLAG_RFF0: receive FIFO0 full
  802. \arg CAN_FLAG_RFO1: receive FIFO1 overfull
  803. \arg CAN_FLAG_RFF1: receive FIFO1 full
  804. \arg CAN_FLAG_BOERR: bus-off error
  805. \arg CAN_FLAG_PERR: passive error
  806. \arg CAN_FLAG_WERR: warning error
  807. \param[out] none
  808. \retval FlagStatus: SET or RESET
  809. */
  810. FlagStatus can_flag_get(uint32_t can_periph, can_flag_enum flag)
  811. {
  812. /* get flag and interrupt enable state */
  813. if(RESET != (CAN_REG_VAL(can_periph, flag) & BIT(CAN_BIT_POS(flag)))) {
  814. return SET;
  815. } else {
  816. return RESET;
  817. }
  818. }
  819. /*!
  820. \brief clear CAN flag state
  821. \param[in] can_periph
  822. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  823. \param[in] flag: CAN flags, refer to can_flag_enum
  824. only one parameter can be selected which is shown as below:
  825. \arg CAN_FLAG_SLPIF: status change flag of entering sleep working mode
  826. \arg CAN_FLAG_WUIF: status change flag of wakeup from sleep working mode
  827. \arg CAN_FLAG_ERRIF: error flag
  828. \arg CAN_FLAG_MTE2: mailbox 2 transmit error
  829. \arg CAN_FLAG_MTE1: mailbox 1 transmit error
  830. \arg CAN_FLAG_MTE0: mailbox 0 transmit error
  831. \arg CAN_FLAG_MAL2: mailbox 2 arbitration lost
  832. \arg CAN_FLAG_MAL1: mailbox 1 arbitration lost
  833. \arg CAN_FLAG_MAL0: mailbox 0 arbitration lost
  834. \arg CAN_FLAG_MTFNERR2: mailbox 2 transmit finished with no error
  835. \arg CAN_FLAG_MTFNERR1: mailbox 1 transmit finished with no error
  836. \arg CAN_FLAG_MTFNERR0: mailbox 0 transmit finished with no error
  837. \arg CAN_FLAG_MTF2: mailbox 2 transmit finished
  838. \arg CAN_FLAG_MTF1: mailbox 1 transmit finished
  839. \arg CAN_FLAG_MTF0: mailbox 0 transmit finished
  840. \arg CAN_FLAG_RFO0: receive FIFO0 overfull
  841. \arg CAN_FLAG_RFF0: receive FIFO0 full
  842. \arg CAN_FLAG_RFO1: receive FIFO1 overfull
  843. \arg CAN_FLAG_RFF1: receive FIFO1 full
  844. \param[out] none
  845. \retval none
  846. */
  847. void can_flag_clear(uint32_t can_periph, can_flag_enum flag)
  848. {
  849. CAN_REG_VAL(can_periph, flag) = BIT(CAN_BIT_POS(flag));
  850. }
  851. /*!
  852. \brief enable CAN interrupt
  853. \param[in] can_periph
  854. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  855. \param[in] interrupt
  856. one or more parameters can be selected which are shown as below:
  857. \arg CAN_INT_TME: transmit mailbox empty interrupt enable
  858. \arg CAN_INT_RFNE0: receive FIFO0 not empty interrupt enable
  859. \arg CAN_INT_RFF0: receive FIFO0 full interrupt enable
  860. \arg CAN_INT_RFO0: receive FIFO0 overfull interrupt enable
  861. \arg CAN_INT_RFNE1: receive FIFO1 not empty interrupt enable
  862. \arg CAN_INT_RFF1: receive FIFO1 full interrupt enable
  863. \arg CAN_INT_RFO1: receive FIFO1 overfull interrupt enable
  864. \arg CAN_INT_WERR: warning error interrupt enable
  865. \arg CAN_INT_PERR: passive error interrupt enable
  866. \arg CAN_INT_BO: bus-off interrupt enable
  867. \arg CAN_INT_ERRN: error number interrupt enable
  868. \arg CAN_INT_ERR: error interrupt enable
  869. \arg CAN_INT_WAKEUP: wakeup interrupt enable
  870. \arg CAN_INT_SLPW: sleep working interrupt enable
  871. \param[out] none
  872. \retval none
  873. */
  874. void can_interrupt_enable(uint32_t can_periph, uint32_t interrupt)
  875. {
  876. CAN_INTEN(can_periph) |= interrupt;
  877. }
  878. /*!
  879. \brief disable CAN interrupt
  880. \param[in] can_periph
  881. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  882. \param[in] interrupt
  883. one or more parameters can be selected which are shown as below:
  884. \arg CAN_INT_TME: transmit mailbox empty interrupt enable
  885. \arg CAN_INT_RFNE0: receive FIFO0 not empty interrupt enable
  886. \arg CAN_INT_RFF0: receive FIFO0 full interrupt enable
  887. \arg CAN_INT_RFO0: receive FIFO0 overfull interrupt enable
  888. \arg CAN_INT_RFNE1: receive FIFO1 not empty interrupt enable
  889. \arg CAN_INT_RFF1: receive FIFO1 full interrupt enable
  890. \arg CAN_INT_RFO1: receive FIFO1 overfull interrupt enable
  891. \arg CAN_INT_WERR: warning error interrupt enable
  892. \arg CAN_INT_PERR: passive error interrupt enable
  893. \arg CAN_INT_BO: bus-off interrupt enable
  894. \arg CAN_INT_ERRN: error number interrupt enable
  895. \arg CAN_INT_ERR: error interrupt enable
  896. \arg CAN_INT_WAKEUP: wakeup interrupt enable
  897. \arg CAN_INT_SLPW: sleep working interrupt enable
  898. \param[out] none
  899. \retval none
  900. */
  901. void can_interrupt_disable(uint32_t can_periph, uint32_t interrupt)
  902. {
  903. CAN_INTEN(can_periph) &= ~interrupt;
  904. }
  905. /*!
  906. \brief get CAN interrupt flag state
  907. \param[in] can_periph
  908. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  909. \param[in] flag: CAN interrupt flags, refer to can_interrupt_flag_enum
  910. only one parameter can be selected which is shown as below:
  911. \arg CAN_INT_FLAG_SLPIF: status change interrupt flag of sleep working mode entering
  912. \arg CAN_INT_FLAG_WUIF: status change interrupt flag of wakeup from sleep working mode
  913. \arg CAN_INT_FLAG_ERRIF: error interrupt flag
  914. \arg CAN_INT_FLAG_MTF2: mailbox 2 transmit finished interrupt flag
  915. \arg CAN_INT_FLAG_MTF1: mailbox 1 transmit finished interrupt flag
  916. \arg CAN_INT_FLAG_MTF0: mailbox 0 transmit finished interrupt flag
  917. \arg CAN_INT_FLAG_RFO0: receive FIFO0 overfull interrupt flag
  918. \arg CAN_INT_FLAG_RFF0: receive FIFO0 full interrupt flag
  919. \arg CAN_INT_FLAG_RFL0: receive FIFO0 not empty interrupt flag
  920. \arg CAN_INT_FLAG_RFO1: receive FIFO1 overfull interrupt flag
  921. \arg CAN_INT_FLAG_RFF1: receive FIFO1 full interrupt flag
  922. \arg CAN_INT_FLAG_RFL1: receive FIFO1 not empty interrupt flag
  923. \arg CAN_INT_FLAG_ERRN: error number interrupt flag
  924. \arg CAN_INT_FLAG_BOERR: bus-off error interrupt flag
  925. \arg CAN_INT_FLAG_PERR: passive error interrupt flag
  926. \arg CAN_INT_FLAG_WERR: warning error interrupt flag
  927. \param[out] none
  928. \retval FlagStatus: SET or RESET
  929. */
  930. FlagStatus can_interrupt_flag_get(uint32_t can_periph, can_interrupt_flag_enum flag)
  931. {
  932. uint32_t ret1 = RESET;
  933. uint32_t ret2 = RESET;
  934. /* get the status of interrupt flag */
  935. if(flag == CAN_INT_FLAG_RFL0) {
  936. ret1 = can_receive_message_length_get(can_periph, CAN_FIFO0);
  937. } else if(flag == CAN_INT_FLAG_RFL1) {
  938. ret1 = can_receive_message_length_get(can_periph, CAN_FIFO1);
  939. } else if(flag == CAN_INT_FLAG_ERRN) {
  940. ret1 = can_error_get(can_periph);
  941. } else {
  942. ret1 = CAN_REG_VALS(can_periph, flag) & BIT(CAN_BIT_POS0(flag));
  943. }
  944. /* get the status of interrupt enable bit */
  945. ret2 = CAN_INTEN(can_periph) & BIT(CAN_BIT_POS1(flag));
  946. if(ret1 && ret2) {
  947. return SET;
  948. } else {
  949. return RESET;
  950. }
  951. }
  952. /*!
  953. \brief clear CAN interrupt flag state
  954. \param[in] can_periph
  955. \arg CANx(x=0,1),the CAN1 only for GD32F30X_CL
  956. \param[in] flag: CAN interrupt flags, refer to can_interrupt_flag_enum
  957. only one parameter can be selected which is shown as below:
  958. \arg CAN_INT_FLAG_SLPIF: status change interrupt flag of sleep working mode entering
  959. \arg CAN_INT_FLAG_WUIF: status change interrupt flag of wakeup from sleep working mode
  960. \arg CAN_INT_FLAG_ERRIF: error interrupt flag
  961. \arg CAN_INT_FLAG_MTF2: mailbox 2 transmit finished interrupt flag
  962. \arg CAN_INT_FLAG_MTF1: mailbox 1 transmit finished interrupt flag
  963. \arg CAN_INT_FLAG_MTF0: mailbox 0 transmit finished interrupt flag
  964. \arg CAN_INT_FLAG_RFO0: receive FIFO0 overfull interrupt flag
  965. \arg CAN_INT_FLAG_RFF0: receive FIFO0 full interrupt flag
  966. \arg CAN_INT_FLAG_RFO1: receive FIFO1 overfull interrupt flag
  967. \arg CAN_INT_FLAG_RFF1: receive FIFO1 full interrupt flag
  968. \param[out] none
  969. \retval none
  970. */
  971. void can_interrupt_flag_clear(uint32_t can_periph, can_interrupt_flag_enum flag)
  972. {
  973. CAN_REG_VALS(can_periph, flag) = BIT(CAN_BIT_POS0(flag));
  974. }