123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735 |
- #include "gd32f30x_dma.h"
- #include <stdlib.h>
- #define DMA_WRONG_HANDLE while(1){}
- static ErrStatus dma_periph_and_channel_check(uint32_t dma_periph, dma_channel_enum channelx);
- void dma_deinit(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_CHEN;
-
- DMA_CHCTL(dma_periph, channelx) = DMA_CHCTL_RESET_VALUE;
- DMA_CHCNT(dma_periph, channelx) = DMA_CHCNT_RESET_VALUE;
- DMA_CHPADDR(dma_periph, channelx) = DMA_CHPADDR_RESET_VALUE;
- DMA_CHMADDR(dma_periph, channelx) = DMA_CHMADDR_RESET_VALUE;
- DMA_INTC(dma_periph) |= DMA_FLAG_ADD(DMA_CHINTF_RESET_VALUE, channelx);
- }
- void dma_struct_para_init(dma_parameter_struct* init_struct)
- {
- if(NULL == init_struct){
- DMA_WRONG_HANDLE
- }
-
- init_struct->periph_addr = 0U;
- init_struct->periph_width = 0U;
- init_struct->periph_inc = DMA_PERIPH_INCREASE_DISABLE;
- init_struct->memory_addr = 0U;
- init_struct->memory_width = 0U;
- init_struct->memory_inc = DMA_MEMORY_INCREASE_DISABLE;
- init_struct->number = 0U;
- init_struct->direction = DMA_PERIPHERAL_TO_MEMORY;
- init_struct->priority = DMA_PRIORITY_LOW;
- }
- void dma_init(uint32_t dma_periph, dma_channel_enum channelx, dma_parameter_struct* init_struct)
- {
- uint32_t ctl;
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- DMA_CHPADDR(dma_periph, channelx) = init_struct->periph_addr;
-
- DMA_CHMADDR(dma_periph, channelx) = init_struct->memory_addr;
-
-
- DMA_CHCNT(dma_periph, channelx) = (init_struct->number & DMA_CHANNEL_CNT_MASK);
-
- ctl = DMA_CHCTL(dma_periph, channelx);
- ctl &= ~(DMA_CHXCTL_PWIDTH | DMA_CHXCTL_MWIDTH | DMA_CHXCTL_PRIO);
- ctl |= (init_struct->periph_width | init_struct->memory_width | init_struct->priority);
- DMA_CHCTL(dma_periph, channelx) = ctl;
-
- if(DMA_PERIPH_INCREASE_ENABLE == init_struct->periph_inc){
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_PNAGA;
- }else{
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_PNAGA;
- }
-
- if(DMA_MEMORY_INCREASE_ENABLE == init_struct->memory_inc){
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_MNAGA;
- }else{
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_MNAGA;
- }
-
- if(DMA_PERIPHERAL_TO_MEMORY == init_struct->direction){
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_DIR;
- }else{
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_DIR;
- }
- }
- void dma_circulation_enable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_CMEN;
- }
- void dma_circulation_disable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_CMEN;
- }
- void dma_memory_to_memory_enable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_M2M;
- }
- void dma_memory_to_memory_disable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_M2M;
- }
- void dma_channel_enable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_CHEN;
- }
- void dma_channel_disable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_CHEN;
- }
- void dma_periph_address_config(uint32_t dma_periph, dma_channel_enum channelx, uint32_t address)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHPADDR(dma_periph, channelx) = address;
- }
- void dma_memory_address_config(uint32_t dma_periph, dma_channel_enum channelx, uint32_t address)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHMADDR(dma_periph, channelx) = address;
- }
- void dma_transfer_number_config(uint32_t dma_periph, dma_channel_enum channelx, uint32_t number)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- DMA_CHCNT(dma_periph, channelx) = (number & DMA_CHANNEL_CNT_MASK);
- }
- uint32_t dma_transfer_number_get(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- return (uint32_t)DMA_CHCNT(dma_periph, channelx);
- }
- void dma_priority_config(uint32_t dma_periph, dma_channel_enum channelx, uint32_t priority)
- {
- uint32_t ctl;
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- ctl = DMA_CHCTL(dma_periph, channelx);
-
- ctl &= ~DMA_CHXCTL_PRIO;
- ctl |= priority;
- DMA_CHCTL(dma_periph, channelx) = ctl;
- }
- void dma_memory_width_config(uint32_t dma_periph, dma_channel_enum channelx, uint32_t mwidth)
- {
- uint32_t ctl;
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- ctl = DMA_CHCTL(dma_periph, channelx);
-
- ctl &= ~DMA_CHXCTL_MWIDTH;
- ctl |= mwidth;
- DMA_CHCTL(dma_periph, channelx) = ctl;
- }
- void dma_periph_width_config (uint32_t dma_periph, dma_channel_enum channelx, uint32_t pwidth)
- {
- uint32_t ctl;
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- ctl = DMA_CHCTL(dma_periph, channelx);
-
- ctl &= ~DMA_CHXCTL_PWIDTH;
- ctl |= pwidth;
- DMA_CHCTL(dma_periph, channelx) = ctl;
- }
- void dma_memory_increase_enable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_MNAGA;
- }
- void dma_memory_increase_disable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_MNAGA;
- }
- void dma_periph_increase_enable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_PNAGA;
- }
- void dma_periph_increase_disable(uint32_t dma_periph, dma_channel_enum channelx)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_PNAGA;
- }
- void dma_transfer_direction_config(uint32_t dma_periph, dma_channel_enum channelx, uint32_t direction)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- if(DMA_PERIPHERAL_TO_MEMORY == direction){
- DMA_CHCTL(dma_periph, channelx) &= ~DMA_CHXCTL_DIR;
- } else {
- DMA_CHCTL(dma_periph, channelx) |= DMA_CHXCTL_DIR;
- }
- }
- FlagStatus dma_flag_get(uint32_t dma_periph, dma_channel_enum channelx, uint32_t flag)
- {
- FlagStatus reval;
- if(RESET != (DMA_INTF(dma_periph) & DMA_FLAG_ADD(flag, channelx))){
- reval = SET;
- }else{
- reval = RESET;
- }
- return reval;
- }
- void dma_flag_clear(uint32_t dma_periph, dma_channel_enum channelx, uint32_t flag)
- {
- DMA_INTC(dma_periph) |= DMA_FLAG_ADD(flag, channelx);
- }
- FlagStatus dma_interrupt_flag_get(uint32_t dma_periph, dma_channel_enum channelx, uint32_t flag)
- {
- uint32_t interrupt_enable = 0U, interrupt_flag = 0U;
- switch(flag){
- case DMA_INT_FLAG_FTF:
- interrupt_flag = DMA_INTF(dma_periph) & DMA_FLAG_ADD(flag, channelx);
- interrupt_enable = DMA_CHCTL(dma_periph, channelx) & DMA_CHXCTL_FTFIE;
- break;
- case DMA_INT_FLAG_HTF:
- interrupt_flag = DMA_INTF(dma_periph) & DMA_FLAG_ADD(flag, channelx);
- interrupt_enable = DMA_CHCTL(dma_periph, channelx) & DMA_CHXCTL_HTFIE;
- break;
- case DMA_INT_FLAG_ERR:
- interrupt_flag = DMA_INTF(dma_periph) & DMA_FLAG_ADD(flag, channelx);
- interrupt_enable = DMA_CHCTL(dma_periph, channelx) & DMA_CHXCTL_ERRIE;
- break;
- default:
- DMA_WRONG_HANDLE
- }
- if(interrupt_flag && interrupt_enable){
- return SET;
- }else{
- return RESET;
- }
- }
- void dma_interrupt_flag_clear(uint32_t dma_periph, dma_channel_enum channelx, uint32_t flag)
- {
- DMA_INTC(dma_periph) |= DMA_FLAG_ADD(flag, channelx);
- }
- void dma_interrupt_enable(uint32_t dma_periph, dma_channel_enum channelx, uint32_t source)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
- DMA_CHCTL(dma_periph, channelx) |= source;
- }
- void dma_interrupt_disable(uint32_t dma_periph, dma_channel_enum channelx, uint32_t source)
- {
- if(ERROR == dma_periph_and_channel_check(dma_periph, channelx)){
- DMA_WRONG_HANDLE
- }
-
- DMA_CHCTL(dma_periph, channelx) &= ~source;
- }
- static ErrStatus dma_periph_and_channel_check(uint32_t dma_periph, dma_channel_enum channelx)
- {
- ErrStatus val = SUCCESS;
-
- if(DMA1 == dma_periph){
-
- if(channelx > DMA_CH4){
- val = ERROR;
- }
- }
- return val;
- }
|