| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618 | 
							- /**************************************************************************//**
 
-  * @file     core_cmInstr.h
 
-  * @brief    CMSIS Cortex-M Core Instruction Access Header File
 
-  * @version  V3.01
 
-  * @date     06. March 2012
 
-  *
 
-  * @note
 
-  * Copyright (C) 2009-2012 ARM Limited. All rights reserved.
 
-  *
 
-  * @par
 
-  * ARM Limited (ARM) is supplying this software for use with Cortex-M
 
-  * processor based microcontrollers.  This file can be freely distributed
 
-  * within development tools that are supporting such ARM based processors.
 
-  *
 
-  * @par
 
-  * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 
-  * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 
-  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 
-  * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 
-  * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 
-  *
 
-  ******************************************************************************/
 
- #ifndef __CORE_CMINSTR_H
 
- #define __CORE_CMINSTR_H
 
- /* ##########################  Core Instruction Access  ######################### */
 
- /** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
 
-   Access to dedicated instructions
 
-   @{
 
- */
 
- #if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 
- /* ARM armcc specific functions */
 
- #if (__ARMCC_VERSION < 400677)
 
-   #error "Please use ARM Compiler Toolchain V4.0.677 or later!"
 
- #endif
 
- /** \brief  No Operation
 
-     No Operation does nothing. This instruction can be used for code alignment purposes.
 
-  */
 
- #define __NOP                             __nop
 
- /** \brief  Wait For Interrupt
 
-     Wait For Interrupt is a hint instruction that suspends execution
 
-     until one of a number of events occurs.
 
-  */
 
- #define __WFI                             __wfi
 
- /** \brief  Wait For Event
 
-     Wait For Event is a hint instruction that permits the processor to enter
 
-     a low-power state until one of a number of events occurs.
 
-  */
 
- #define __WFE                             __wfe
 
- /** \brief  Send Event
 
-     Send Event is a hint instruction. It causes an event to be signaled to the CPU.
 
-  */
 
- #define __SEV                             __sev
 
- /** \brief  Instruction Synchronization Barrier
 
-     Instruction Synchronization Barrier flushes the pipeline in the processor,
 
-     so that all instructions following the ISB are fetched from cache or
 
-     memory, after the instruction has been completed.
 
-  */
 
- #define __ISB()                           __isb(0xF)
 
- /** \brief  Data Synchronization Barrier
 
-     This function acts as a special kind of Data Memory Barrier.
 
-     It completes when all explicit memory accesses before this instruction complete.
 
-  */
 
- #define __DSB()                           __dsb(0xF)
 
- /** \brief  Data Memory Barrier
 
-     This function ensures the apparent order of the explicit memory operations before
 
-     and after the instruction, without ensuring their completion.
 
-  */
 
- #define __DMB()                           __dmb(0xF)
 
- /** \brief  Reverse byte order (32 bit)
 
-     This function reverses the byte order in integer value.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- #define __REV                             __rev
 
- /** \brief  Reverse byte order (16 bit)
 
-     This function reverses the byte order in two unsigned short values.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- __attribute__((section(".rev16_text"))) __STATIC_INLINE __ASM uint32_t __REV16(uint32_t value)
 
- {
 
-   rev16 r0, r0
 
-   bx lr
 
- }
 
- /** \brief  Reverse byte order in signed short value
 
-     This function reverses the byte order in a signed short value with sign extension to integer.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- __attribute__((section(".revsh_text"))) __STATIC_INLINE __ASM int32_t __REVSH(int32_t value)
 
- {
 
-   revsh r0, r0
 
-   bx lr
 
- }
 
- /** \brief  Rotate Right in unsigned value (32 bit)
 
-     This function Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
 
-     \param [in]    value  Value to rotate
 
-     \param [in]    value  Number of Bits to rotate
 
-     \return               Rotated value
 
-  */
 
- #define __ROR                             __ror
 
- #if       (__CORTEX_M >= 0x03)
 
- /** \brief  Reverse bit order of value
 
-     This function reverses the bit order of the given value.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- #define __RBIT                            __rbit
 
- /** \brief  LDR Exclusive (8 bit)
 
-     This function performs a exclusive LDR command for 8 bit value.
 
-     \param [in]    ptr  Pointer to data
 
-     \return             value of type uint8_t at (*ptr)
 
-  */
 
- #define __LDREXB(ptr)                     ((uint8_t ) __ldrex(ptr))
 
- /** \brief  LDR Exclusive (16 bit)
 
-     This function performs a exclusive LDR command for 16 bit values.
 
-     \param [in]    ptr  Pointer to data
 
-     \return        value of type uint16_t at (*ptr)
 
-  */
 
- #define __LDREXH(ptr)                     ((uint16_t) __ldrex(ptr))
 
- /** \brief  LDR Exclusive (32 bit)
 
-     This function performs a exclusive LDR command for 32 bit values.
 
-     \param [in]    ptr  Pointer to data
 
-     \return        value of type uint32_t at (*ptr)
 
-  */
 
- #define __LDREXW(ptr)                     ((uint32_t ) __ldrex(ptr))
 
- /** \brief  STR Exclusive (8 bit)
 
-     This function performs a exclusive STR command for 8 bit values.
 
-     \param [in]  value  Value to store
 
-     \param [in]    ptr  Pointer to location
 
-     \return          0  Function succeeded
 
-     \return          1  Function failed
 
-  */
 
- #define __STREXB(value, ptr)              __strex(value, ptr)
 
- /** \brief  STR Exclusive (16 bit)
 
-     This function performs a exclusive STR command for 16 bit values.
 
-     \param [in]  value  Value to store
 
-     \param [in]    ptr  Pointer to location
 
-     \return          0  Function succeeded
 
-     \return          1  Function failed
 
-  */
 
- #define __STREXH(value, ptr)              __strex(value, ptr)
 
- /** \brief  STR Exclusive (32 bit)
 
-     This function performs a exclusive STR command for 32 bit values.
 
-     \param [in]  value  Value to store
 
-     \param [in]    ptr  Pointer to location
 
-     \return          0  Function succeeded
 
-     \return          1  Function failed
 
-  */
 
- #define __STREXW(value, ptr)              __strex(value, ptr)
 
- /** \brief  Remove the exclusive lock
 
-     This function removes the exclusive lock which is created by LDREX.
 
-  */
 
- #define __CLREX                           __clrex
 
- /** \brief  Signed Saturate
 
-     This function saturates a signed value.
 
-     \param [in]  value  Value to be saturated
 
-     \param [in]    sat  Bit position to saturate to (1..32)
 
-     \return             Saturated value
 
-  */
 
- #define __SSAT                            __ssat
 
- /** \brief  Unsigned Saturate
 
-     This function saturates an unsigned value.
 
-     \param [in]  value  Value to be saturated
 
-     \param [in]    sat  Bit position to saturate to (0..31)
 
-     \return             Saturated value
 
-  */
 
- #define __USAT                            __usat
 
- /** \brief  Count leading zeros
 
-     This function counts the number of leading zeros of a data value.
 
-     \param [in]  value  Value to count the leading zeros
 
-     \return             number of leading zeros in value
 
-  */
 
- #define __CLZ                             __clz
 
- #endif /* (__CORTEX_M >= 0x03) */
 
- #elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 
- /* IAR iccarm specific functions */
 
- #include <cmsis_iar.h>
 
- #elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 
- /* TI CCS specific functions */
 
- #include <cmsis_ccs.h>
 
- #elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 
- /* GNU gcc specific functions */
 
- /** \brief  No Operation
 
-     No Operation does nothing. This instruction can be used for code alignment purposes.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __NOP(void)
 
- {
 
-   __ASM volatile ("nop");
 
- }
 
- /** \brief  Wait For Interrupt
 
-     Wait For Interrupt is a hint instruction that suspends execution
 
-     until one of a number of events occurs.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __WFI(void)
 
- {
 
-   __ASM volatile ("wfi");
 
- }
 
- /** \brief  Wait For Event
 
-     Wait For Event is a hint instruction that permits the processor to enter
 
-     a low-power state until one of a number of events occurs.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __WFE(void)
 
- {
 
-   __ASM volatile ("wfe");
 
- }
 
- /** \brief  Send Event
 
-     Send Event is a hint instruction. It causes an event to be signaled to the CPU.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __SEV(void)
 
- {
 
-   __ASM volatile ("sev");
 
- }
 
- /** \brief  Instruction Synchronization Barrier
 
-     Instruction Synchronization Barrier flushes the pipeline in the processor,
 
-     so that all instructions following the ISB are fetched from cache or
 
-     memory, after the instruction has been completed.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __ISB(void)
 
- {
 
-   __ASM volatile ("isb");
 
- }
 
- /** \brief  Data Synchronization Barrier
 
-     This function acts as a special kind of Data Memory Barrier.
 
-     It completes when all explicit memory accesses before this instruction complete.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __DSB(void)
 
- {
 
-   __ASM volatile ("dsb");
 
- }
 
- /** \brief  Data Memory Barrier
 
-     This function ensures the apparent order of the explicit memory operations before
 
-     and after the instruction, without ensuring their completion.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __DMB(void)
 
- {
 
-   __ASM volatile ("dmb");
 
- }
 
- /** \brief  Reverse byte order (32 bit)
 
-     This function reverses the byte order in integer value.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __REV(uint32_t value)
 
- {
 
-   uint32_t result;
 
-   __ASM volatile ("rev %0, %1" : "=r" (result) : "r" (value) );
 
-   return(result);
 
- }
 
- /** \brief  Reverse byte order (16 bit)
 
-     This function reverses the byte order in two unsigned short values.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __REV16(uint32_t value)
 
- {
 
-   uint32_t result;
 
-   __ASM volatile ("rev16 %0, %1" : "=r" (result) : "r" (value) );
 
-   return(result);
 
- }
 
- /** \brief  Reverse byte order in signed short value
 
-     This function reverses the byte order in a signed short value with sign extension to integer.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE int32_t __REVSH(int32_t value)
 
- {
 
-   uint32_t result;
 
-   __ASM volatile ("revsh %0, %1" : "=r" (result) : "r" (value) );
 
-   return(result);
 
- }
 
- /** \brief  Rotate Right in unsigned value (32 bit)
 
-     This function Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
 
-     \param [in]    value  Value to rotate
 
-     \param [in]    value  Number of Bits to rotate
 
-     \return               Rotated value
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __ROR(uint32_t op1, uint32_t op2)
 
- {
 
-   __ASM volatile ("ror %0, %0, %1" : "+r" (op1) : "r" (op2) );
 
-   return(op1);
 
- }
 
- #if       (__CORTEX_M >= 0x03)
 
- /** \brief  Reverse bit order of value
 
-     This function reverses the bit order of the given value.
 
-     \param [in]    value  Value to reverse
 
-     \return               Reversed value
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __RBIT(uint32_t value)
 
- {
 
-   uint32_t result;
 
-    __ASM volatile ("rbit %0, %1" : "=r" (result) : "r" (value) );
 
-    return(result);
 
- }
 
- /** \brief  LDR Exclusive (8 bit)
 
-     This function performs a exclusive LDR command for 8 bit value.
 
-     \param [in]    ptr  Pointer to data
 
-     \return             value of type uint8_t at (*ptr)
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint8_t __LDREXB(volatile uint8_t *addr)
 
- {
 
-     uint8_t result;
 
-    __ASM volatile ("ldrexb %0, [%1]" : "=r" (result) : "r" (addr) );
 
-    return(result);
 
- }
 
- /** \brief  LDR Exclusive (16 bit)
 
-     This function performs a exclusive LDR command for 16 bit values.
 
-     \param [in]    ptr  Pointer to data
 
-     \return        value of type uint16_t at (*ptr)
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint16_t __LDREXH(volatile uint16_t *addr)
 
- {
 
-     uint16_t result;
 
-    __ASM volatile ("ldrexh %0, [%1]" : "=r" (result) : "r" (addr) );
 
-    return(result);
 
- }
 
- /** \brief  LDR Exclusive (32 bit)
 
-     This function performs a exclusive LDR command for 32 bit values.
 
-     \param [in]    ptr  Pointer to data
 
-     \return        value of type uint32_t at (*ptr)
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __LDREXW(volatile uint32_t *addr)
 
- {
 
-     uint32_t result;
 
-    __ASM volatile ("ldrex %0, [%1]" : "=r" (result) : "r" (addr) );
 
-    return(result);
 
- }
 
- /** \brief  STR Exclusive (8 bit)
 
-     This function performs a exclusive STR command for 8 bit values.
 
-     \param [in]  value  Value to store
 
-     \param [in]    ptr  Pointer to location
 
-     \return          0  Function succeeded
 
-     \return          1  Function failed
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXB(uint8_t value, volatile uint8_t *addr)
 
- {
 
-    uint32_t result;
 
-    __ASM volatile ("strexb %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 
-    return(result);
 
- }
 
- /** \brief  STR Exclusive (16 bit)
 
-     This function performs a exclusive STR command for 16 bit values.
 
-     \param [in]  value  Value to store
 
-     \param [in]    ptr  Pointer to location
 
-     \return          0  Function succeeded
 
-     \return          1  Function failed
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXH(uint16_t value, volatile uint16_t *addr)
 
- {
 
-    uint32_t result;
 
-    __ASM volatile ("strexh %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 
-    return(result);
 
- }
 
- /** \brief  STR Exclusive (32 bit)
 
-     This function performs a exclusive STR command for 32 bit values.
 
-     \param [in]  value  Value to store
 
-     \param [in]    ptr  Pointer to location
 
-     \return          0  Function succeeded
 
-     \return          1  Function failed
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXW(uint32_t value, volatile uint32_t *addr)
 
- {
 
-    uint32_t result;
 
-    __ASM volatile ("strex %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 
-    return(result);
 
- }
 
- /** \brief  Remove the exclusive lock
 
-     This function removes the exclusive lock which is created by LDREX.
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE void __CLREX(void)
 
- {
 
-   __ASM volatile ("clrex");
 
- }
 
- /** \brief  Signed Saturate
 
-     This function saturates a signed value.
 
-     \param [in]  value  Value to be saturated
 
-     \param [in]    sat  Bit position to saturate to (1..32)
 
-     \return             Saturated value
 
-  */
 
- #define __SSAT(ARG1,ARG2) \
 
- ({                          \
 
-   uint32_t __RES, __ARG1 = (ARG1); \
 
-   __ASM ("ssat %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 
-   __RES; \
 
-  })
 
- /** \brief  Unsigned Saturate
 
-     This function saturates an unsigned value.
 
-     \param [in]  value  Value to be saturated
 
-     \param [in]    sat  Bit position to saturate to (0..31)
 
-     \return             Saturated value
 
-  */
 
- #define __USAT(ARG1,ARG2) \
 
- ({                          \
 
-   uint32_t __RES, __ARG1 = (ARG1); \
 
-   __ASM ("usat %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 
-   __RES; \
 
-  })
 
- /** \brief  Count leading zeros
 
-     This function counts the number of leading zeros of a data value.
 
-     \param [in]  value  Value to count the leading zeros
 
-     \return             number of leading zeros in value
 
-  */
 
- __attribute__( ( always_inline ) ) __STATIC_INLINE uint8_t __CLZ(uint32_t value)
 
- {
 
-   uint8_t result;
 
-   __ASM volatile ("clz %0, %1" : "=r" (result) : "r" (value) );
 
-   return(result);
 
- }
 
- #endif /* (__CORTEX_M >= 0x03) */
 
- #elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 
- /* TASKING carm specific functions */
 
- /*
 
-  * The CMSIS functions have been implemented as intrinsics in the compiler.
 
-  * Please use "carm -?i" to get an up to date list of all intrinsics,
 
-  * Including the CMSIS ones.
 
-  */
 
- #endif
 
- /*@}*/ /* end of group CMSIS_Core_InstructionInterface */
 
- #endif /* __CORE_CMINSTR_H */
 
 
  |