stm32f2xx_spi.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /**
  2. ******************************************************************************
  3. * @file stm32f2xx_spi.h
  4. * @author MCD Application Team
  5. * @version V1.1.3
  6. * @date 31-December-2021
  7. * @brief This file contains all the functions prototypes for the SPI
  8. * firmware library.
  9. ******************************************************************************
  10. * @attention
  11. *
  12. * Copyright (c) 2012 STMicroelectronics.
  13. * All rights reserved.
  14. *
  15. * This software is licensed under terms that can be found in the LICENSE file
  16. * in the root directory of this software component.
  17. * If no LICENSE file comes with this software, it is provided AS-IS.
  18. *
  19. ******************************************************************************
  20. */
  21. /* Define to prevent recursive inclusion -------------------------------------*/
  22. #ifndef __STM32F2xx_SPI_H
  23. #define __STM32F2xx_SPI_H
  24. #ifdef __cplusplus
  25. extern "C" {
  26. #endif
  27. /* Includes ------------------------------------------------------------------*/
  28. #include "stm32f2xx.h"
  29. /** @addtogroup STM32F2xx_StdPeriph_Driver
  30. * @{
  31. */
  32. /** @addtogroup SPI
  33. * @{
  34. */
  35. /* Exported types ------------------------------------------------------------*/
  36. /**
  37. * @brief SPI Init structure definition
  38. */
  39. typedef struct
  40. {
  41. uint16_t SPI_Direction; /*!< Specifies the SPI unidirectional or bidirectional data mode.
  42. This parameter can be a value of @ref SPI_data_direction */
  43. uint16_t SPI_Mode; /*!< Specifies the SPI operating mode.
  44. This parameter can be a value of @ref SPI_mode */
  45. uint16_t SPI_DataSize; /*!< Specifies the SPI data size.
  46. This parameter can be a value of @ref SPI_data_size */
  47. uint16_t SPI_CPOL; /*!< Specifies the serial clock steady state.
  48. This parameter can be a value of @ref SPI_Clock_Polarity */
  49. uint16_t SPI_CPHA; /*!< Specifies the clock active edge for the bit capture.
  50. This parameter can be a value of @ref SPI_Clock_Phase */
  51. uint16_t SPI_NSS; /*!< Specifies whether the NSS signal is managed by
  52. hardware (NSS pin) or by software using the SSI bit.
  53. This parameter can be a value of @ref SPI_Slave_Select_management */
  54. uint16_t SPI_BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
  55. used to configure the transmit and receive SCK clock.
  56. This parameter can be a value of @ref SPI_BaudRate_Prescaler
  57. @note The communication clock is derived from the master
  58. clock. The slave clock does not need to be set. */
  59. uint16_t SPI_FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
  60. This parameter can be a value of @ref SPI_MSB_LSB_transmission */
  61. uint16_t SPI_CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation. */
  62. }SPI_InitTypeDef;
  63. /**
  64. * @brief I2S Init structure definition
  65. */
  66. typedef struct
  67. {
  68. uint16_t I2S_Mode; /*!< Specifies the I2S operating mode.
  69. This parameter can be a value of @ref I2S_Mode */
  70. uint16_t I2S_Standard; /*!< Specifies the standard used for the I2S communication.
  71. This parameter can be a value of @ref I2S_Standard */
  72. uint16_t I2S_DataFormat; /*!< Specifies the data format for the I2S communication.
  73. This parameter can be a value of @ref I2S_Data_Format */
  74. uint16_t I2S_MCLKOutput; /*!< Specifies whether the I2S MCLK output is enabled or not.
  75. This parameter can be a value of @ref I2S_MCLK_Output */
  76. uint32_t I2S_AudioFreq; /*!< Specifies the frequency selected for the I2S communication.
  77. This parameter can be a value of @ref I2S_Audio_Frequency */
  78. uint16_t I2S_CPOL; /*!< Specifies the idle state of the I2S clock.
  79. This parameter can be a value of @ref I2S_Clock_Polarity */
  80. }I2S_InitTypeDef;
  81. /* Exported constants --------------------------------------------------------*/
  82. /** @defgroup SPI_Exported_Constants
  83. * @{
  84. */
  85. #define IS_SPI_ALL_PERIPH(PERIPH) (((PERIPH) == SPI1) || \
  86. ((PERIPH) == SPI2) || \
  87. ((PERIPH) == SPI3))
  88. #define IS_SPI_23_PERIPH(PERIPH) (((PERIPH) == SPI2) || \
  89. ((PERIPH) == SPI3))
  90. /** @defgroup SPI_data_direction
  91. * @{
  92. */
  93. #define SPI_Direction_2Lines_FullDuplex ((uint16_t)0x0000)
  94. #define SPI_Direction_2Lines_RxOnly ((uint16_t)0x0400)
  95. #define SPI_Direction_1Line_Rx ((uint16_t)0x8000)
  96. #define SPI_Direction_1Line_Tx ((uint16_t)0xC000)
  97. #define IS_SPI_DIRECTION_MODE(MODE) (((MODE) == SPI_Direction_2Lines_FullDuplex) || \
  98. ((MODE) == SPI_Direction_2Lines_RxOnly) || \
  99. ((MODE) == SPI_Direction_1Line_Rx) || \
  100. ((MODE) == SPI_Direction_1Line_Tx))
  101. /**
  102. * @}
  103. */
  104. /** @defgroup SPI_mode
  105. * @{
  106. */
  107. #define SPI_Mode_Master ((uint16_t)0x0104)
  108. #define SPI_Mode_Slave ((uint16_t)0x0000)
  109. #define IS_SPI_MODE(MODE) (((MODE) == SPI_Mode_Master) || \
  110. ((MODE) == SPI_Mode_Slave))
  111. /**
  112. * @}
  113. */
  114. /** @defgroup SPI_data_size
  115. * @{
  116. */
  117. #define SPI_DataSize_16b ((uint16_t)0x0800)
  118. #define SPI_DataSize_8b ((uint16_t)0x0000)
  119. #define IS_SPI_DATASIZE(DATASIZE) (((DATASIZE) == SPI_DataSize_16b) || \
  120. ((DATASIZE) == SPI_DataSize_8b))
  121. /**
  122. * @}
  123. */
  124. /** @defgroup SPI_Clock_Polarity
  125. * @{
  126. */
  127. #define SPI_CPOL_Low ((uint16_t)0x0000)
  128. #define SPI_CPOL_High ((uint16_t)0x0002)
  129. #define IS_SPI_CPOL(CPOL) (((CPOL) == SPI_CPOL_Low) || \
  130. ((CPOL) == SPI_CPOL_High))
  131. /**
  132. * @}
  133. */
  134. /** @defgroup SPI_Clock_Phase
  135. * @{
  136. */
  137. #define SPI_CPHA_1Edge ((uint16_t)0x0000)
  138. #define SPI_CPHA_2Edge ((uint16_t)0x0001)
  139. #define IS_SPI_CPHA(CPHA) (((CPHA) == SPI_CPHA_1Edge) || \
  140. ((CPHA) == SPI_CPHA_2Edge))
  141. /**
  142. * @}
  143. */
  144. /** @defgroup SPI_Slave_Select_management
  145. * @{
  146. */
  147. #define SPI_NSS_Soft ((uint16_t)0x0200)
  148. #define SPI_NSS_Hard ((uint16_t)0x0000)
  149. #define IS_SPI_NSS(NSS) (((NSS) == SPI_NSS_Soft) || \
  150. ((NSS) == SPI_NSS_Hard))
  151. /**
  152. * @}
  153. */
  154. /** @defgroup SPI_BaudRate_Prescaler
  155. * @{
  156. */
  157. #define SPI_BaudRatePrescaler_2 ((uint16_t)0x0000)
  158. #define SPI_BaudRatePrescaler_4 ((uint16_t)0x0008)
  159. #define SPI_BaudRatePrescaler_8 ((uint16_t)0x0010)
  160. #define SPI_BaudRatePrescaler_16 ((uint16_t)0x0018)
  161. #define SPI_BaudRatePrescaler_32 ((uint16_t)0x0020)
  162. #define SPI_BaudRatePrescaler_64 ((uint16_t)0x0028)
  163. #define SPI_BaudRatePrescaler_128 ((uint16_t)0x0030)
  164. #define SPI_BaudRatePrescaler_256 ((uint16_t)0x0038)
  165. #define IS_SPI_BAUDRATE_PRESCALER(PRESCALER) (((PRESCALER) == SPI_BaudRatePrescaler_2) || \
  166. ((PRESCALER) == SPI_BaudRatePrescaler_4) || \
  167. ((PRESCALER) == SPI_BaudRatePrescaler_8) || \
  168. ((PRESCALER) == SPI_BaudRatePrescaler_16) || \
  169. ((PRESCALER) == SPI_BaudRatePrescaler_32) || \
  170. ((PRESCALER) == SPI_BaudRatePrescaler_64) || \
  171. ((PRESCALER) == SPI_BaudRatePrescaler_128) || \
  172. ((PRESCALER) == SPI_BaudRatePrescaler_256))
  173. /**
  174. * @}
  175. */
  176. /** @defgroup SPI_MSB_LSB_transmission
  177. * @{
  178. */
  179. #define SPI_FirstBit_MSB ((uint16_t)0x0000)
  180. #define SPI_FirstBit_LSB ((uint16_t)0x0080)
  181. #define IS_SPI_FIRST_BIT(BIT) (((BIT) == SPI_FirstBit_MSB) || \
  182. ((BIT) == SPI_FirstBit_LSB))
  183. /**
  184. * @}
  185. */
  186. /** @defgroup SPI_I2S_Mode
  187. * @{
  188. */
  189. #define I2S_Mode_SlaveTx ((uint16_t)0x0000)
  190. #define I2S_Mode_SlaveRx ((uint16_t)0x0100)
  191. #define I2S_Mode_MasterTx ((uint16_t)0x0200)
  192. #define I2S_Mode_MasterRx ((uint16_t)0x0300)
  193. #define IS_I2S_MODE(MODE) (((MODE) == I2S_Mode_SlaveTx) || \
  194. ((MODE) == I2S_Mode_SlaveRx) || \
  195. ((MODE) == I2S_Mode_MasterTx)|| \
  196. ((MODE) == I2S_Mode_MasterRx))
  197. /**
  198. * @}
  199. */
  200. /** @defgroup SPI_I2S_Standard
  201. * @{
  202. */
  203. #define I2S_Standard_Phillips ((uint16_t)0x0000)
  204. #define I2S_Standard_MSB ((uint16_t)0x0010)
  205. #define I2S_Standard_LSB ((uint16_t)0x0020)
  206. #define I2S_Standard_PCMShort ((uint16_t)0x0030)
  207. #define I2S_Standard_PCMLong ((uint16_t)0x00B0)
  208. #define IS_I2S_STANDARD(STANDARD) (((STANDARD) == I2S_Standard_Phillips) || \
  209. ((STANDARD) == I2S_Standard_MSB) || \
  210. ((STANDARD) == I2S_Standard_LSB) || \
  211. ((STANDARD) == I2S_Standard_PCMShort) || \
  212. ((STANDARD) == I2S_Standard_PCMLong))
  213. /**
  214. * @}
  215. */
  216. /** @defgroup SPI_I2S_Data_Format
  217. * @{
  218. */
  219. #define I2S_DataFormat_16b ((uint16_t)0x0000)
  220. #define I2S_DataFormat_16bextended ((uint16_t)0x0001)
  221. #define I2S_DataFormat_24b ((uint16_t)0x0003)
  222. #define I2S_DataFormat_32b ((uint16_t)0x0005)
  223. #define IS_I2S_DATA_FORMAT(FORMAT) (((FORMAT) == I2S_DataFormat_16b) || \
  224. ((FORMAT) == I2S_DataFormat_16bextended) || \
  225. ((FORMAT) == I2S_DataFormat_24b) || \
  226. ((FORMAT) == I2S_DataFormat_32b))
  227. /**
  228. * @}
  229. */
  230. /** @defgroup SPI_I2S_MCLK_Output
  231. * @{
  232. */
  233. #define I2S_MCLKOutput_Enable ((uint16_t)0x0200)
  234. #define I2S_MCLKOutput_Disable ((uint16_t)0x0000)
  235. #define IS_I2S_MCLK_OUTPUT(OUTPUT) (((OUTPUT) == I2S_MCLKOutput_Enable) || \
  236. ((OUTPUT) == I2S_MCLKOutput_Disable))
  237. /**
  238. * @}
  239. */
  240. /** @defgroup SPI_I2S_Audio_Frequency
  241. * @{
  242. */
  243. #define I2S_AudioFreq_192k ((uint32_t)192000)
  244. #define I2S_AudioFreq_96k ((uint32_t)96000)
  245. #define I2S_AudioFreq_48k ((uint32_t)48000)
  246. #define I2S_AudioFreq_44k ((uint32_t)44100)
  247. #define I2S_AudioFreq_32k ((uint32_t)32000)
  248. #define I2S_AudioFreq_22k ((uint32_t)22050)
  249. #define I2S_AudioFreq_16k ((uint32_t)16000)
  250. #define I2S_AudioFreq_11k ((uint32_t)11025)
  251. #define I2S_AudioFreq_8k ((uint32_t)8000)
  252. #define I2S_AudioFreq_Default ((uint32_t)2)
  253. #define IS_I2S_AUDIO_FREQ(FREQ) ((((FREQ) >= I2S_AudioFreq_8k) && \
  254. ((FREQ) <= I2S_AudioFreq_192k)) || \
  255. ((FREQ) == I2S_AudioFreq_Default))
  256. /**
  257. * @}
  258. */
  259. /** @defgroup SPI_I2S_Clock_Polarity
  260. * @{
  261. */
  262. #define I2S_CPOL_Low ((uint16_t)0x0000)
  263. #define I2S_CPOL_High ((uint16_t)0x0008)
  264. #define IS_I2S_CPOL(CPOL) (((CPOL) == I2S_CPOL_Low) || \
  265. ((CPOL) == I2S_CPOL_High))
  266. /**
  267. * @}
  268. */
  269. /** @defgroup SPI_I2S_DMA_transfer_requests
  270. * @{
  271. */
  272. #define SPI_I2S_DMAReq_Tx ((uint16_t)0x0002)
  273. #define SPI_I2S_DMAReq_Rx ((uint16_t)0x0001)
  274. #define IS_SPI_I2S_DMAREQ(DMAREQ) ((((DMAREQ) & (uint16_t)0xFFFC) == 0x00) && ((DMAREQ) != 0x00))
  275. /**
  276. * @}
  277. */
  278. /** @defgroup SPI_NSS_internal_software_management
  279. * @{
  280. */
  281. #define SPI_NSSInternalSoft_Set ((uint16_t)0x0100)
  282. #define SPI_NSSInternalSoft_Reset ((uint16_t)0xFEFF)
  283. #define IS_SPI_NSS_INTERNAL(INTERNAL) (((INTERNAL) == SPI_NSSInternalSoft_Set) || \
  284. ((INTERNAL) == SPI_NSSInternalSoft_Reset))
  285. /**
  286. * @}
  287. */
  288. /** @defgroup SPI_CRC_Transmit_Receive
  289. * @{
  290. */
  291. #define SPI_CRC_Tx ((uint8_t)0x00)
  292. #define SPI_CRC_Rx ((uint8_t)0x01)
  293. #define IS_SPI_CRC(CRC) (((CRC) == SPI_CRC_Tx) || ((CRC) == SPI_CRC_Rx))
  294. /**
  295. * @}
  296. */
  297. /** @defgroup SPI_direction_transmit_receive
  298. * @{
  299. */
  300. #define SPI_Direction_Rx ((uint16_t)0xBFFF)
  301. #define SPI_Direction_Tx ((uint16_t)0x4000)
  302. #define IS_SPI_DIRECTION(DIRECTION) (((DIRECTION) == SPI_Direction_Rx) || \
  303. ((DIRECTION) == SPI_Direction_Tx))
  304. /**
  305. * @}
  306. */
  307. /** @defgroup SPI_I2S_interrupts_definition
  308. * @{
  309. */
  310. #define SPI_I2S_IT_TXE ((uint8_t)0x71)
  311. #define SPI_I2S_IT_RXNE ((uint8_t)0x60)
  312. #define SPI_I2S_IT_ERR ((uint8_t)0x50)
  313. #define I2S_IT_UDR ((uint8_t)0x53)
  314. #define SPI_I2S_IT_TIFRFE ((uint8_t)0x58)
  315. #define IS_SPI_I2S_CONFIG_IT(IT) (((IT) == SPI_I2S_IT_TXE) || \
  316. ((IT) == SPI_I2S_IT_RXNE) || \
  317. ((IT) == SPI_I2S_IT_ERR))
  318. #define SPI_I2S_IT_OVR ((uint8_t)0x56)
  319. #define SPI_IT_MODF ((uint8_t)0x55)
  320. #define SPI_IT_CRCERR ((uint8_t)0x54)
  321. #define IS_SPI_I2S_CLEAR_IT(IT) (((IT) == SPI_IT_CRCERR))
  322. #define IS_SPI_I2S_GET_IT(IT) (((IT) == SPI_I2S_IT_RXNE)|| ((IT) == SPI_I2S_IT_TXE) || \
  323. ((IT) == SPI_IT_CRCERR) || ((IT) == SPI_IT_MODF) || \
  324. ((IT) == SPI_I2S_IT_OVR) || ((IT) == I2S_IT_UDR) ||\
  325. ((IT) == SPI_I2S_IT_TIFRFE))
  326. /**
  327. * @}
  328. */
  329. /** @defgroup SPI_I2S_flags_definition
  330. * @{
  331. */
  332. #define SPI_I2S_FLAG_RXNE ((uint16_t)0x0001)
  333. #define SPI_I2S_FLAG_TXE ((uint16_t)0x0002)
  334. #define I2S_FLAG_CHSIDE ((uint16_t)0x0004)
  335. #define I2S_FLAG_UDR ((uint16_t)0x0008)
  336. #define SPI_FLAG_CRCERR ((uint16_t)0x0010)
  337. #define SPI_FLAG_MODF ((uint16_t)0x0020)
  338. #define SPI_I2S_FLAG_OVR ((uint16_t)0x0040)
  339. #define SPI_I2S_FLAG_BSY ((uint16_t)0x0080)
  340. #define SPI_I2S_FLAG_TIFRFE ((uint16_t)0x0100)
  341. #define IS_SPI_I2S_CLEAR_FLAG(FLAG) (((FLAG) == SPI_FLAG_CRCERR))
  342. #define IS_SPI_I2S_GET_FLAG(FLAG) (((FLAG) == SPI_I2S_FLAG_BSY) || ((FLAG) == SPI_I2S_FLAG_OVR) || \
  343. ((FLAG) == SPI_FLAG_MODF) || ((FLAG) == SPI_FLAG_CRCERR) || \
  344. ((FLAG) == I2S_FLAG_UDR) || ((FLAG) == I2S_FLAG_CHSIDE) || \
  345. ((FLAG) == SPI_I2S_FLAG_TXE) || ((FLAG) == SPI_I2S_FLAG_RXNE)|| \
  346. ((FLAG) == SPI_I2S_FLAG_TIFRFE))
  347. /**
  348. * @}
  349. */
  350. /** @defgroup SPI_CRC_polynomial
  351. * @{
  352. */
  353. #define IS_SPI_CRC_POLYNOMIAL(POLYNOMIAL) ((POLYNOMIAL) >= 0x1)
  354. /**
  355. * @}
  356. */
  357. /** @defgroup SPI_I2S_Legacy
  358. * @{
  359. */
  360. #define SPI_DMAReq_Tx SPI_I2S_DMAReq_Tx
  361. #define SPI_DMAReq_Rx SPI_I2S_DMAReq_Rx
  362. #define SPI_IT_TXE SPI_I2S_IT_TXE
  363. #define SPI_IT_RXNE SPI_I2S_IT_RXNE
  364. #define SPI_IT_ERR SPI_I2S_IT_ERR
  365. #define SPI_IT_OVR SPI_I2S_IT_OVR
  366. #define SPI_FLAG_RXNE SPI_I2S_FLAG_RXNE
  367. #define SPI_FLAG_TXE SPI_I2S_FLAG_TXE
  368. #define SPI_FLAG_OVR SPI_I2S_FLAG_OVR
  369. #define SPI_FLAG_BSY SPI_I2S_FLAG_BSY
  370. #define SPI_DeInit SPI_I2S_DeInit
  371. #define SPI_ITConfig SPI_I2S_ITConfig
  372. #define SPI_DMACmd SPI_I2S_DMACmd
  373. #define SPI_SendData SPI_I2S_SendData
  374. #define SPI_ReceiveData SPI_I2S_ReceiveData
  375. #define SPI_GetFlagStatus SPI_I2S_GetFlagStatus
  376. #define SPI_ClearFlag SPI_I2S_ClearFlag
  377. #define SPI_GetITStatus SPI_I2S_GetITStatus
  378. #define SPI_ClearITPendingBit SPI_I2S_ClearITPendingBit
  379. /**
  380. * @}
  381. */
  382. /**
  383. * @}
  384. */
  385. /* Exported macro ------------------------------------------------------------*/
  386. /* Exported functions --------------------------------------------------------*/
  387. /* Function used to set the SPI configuration to the default reset state *****/
  388. void SPI_I2S_DeInit(SPI_TypeDef* SPIx);
  389. /* Initialization and Configuration functions *********************************/
  390. void SPI_Init(SPI_TypeDef* SPIx, SPI_InitTypeDef* SPI_InitStruct);
  391. void I2S_Init(SPI_TypeDef* SPIx, I2S_InitTypeDef* I2S_InitStruct);
  392. void SPI_StructInit(SPI_InitTypeDef* SPI_InitStruct);
  393. void I2S_StructInit(I2S_InitTypeDef* I2S_InitStruct);
  394. void SPI_Cmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  395. void I2S_Cmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  396. void SPI_DataSizeConfig(SPI_TypeDef* SPIx, uint16_t SPI_DataSize);
  397. void SPI_BiDirectionalLineConfig(SPI_TypeDef* SPIx, uint16_t SPI_Direction);
  398. void SPI_NSSInternalSoftwareConfig(SPI_TypeDef* SPIx, uint16_t SPI_NSSInternalSoft);
  399. void SPI_SSOutputCmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  400. void SPI_TIModeCmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  401. /* Data transfers functions ***************************************************/
  402. void SPI_I2S_SendData(SPI_TypeDef* SPIx, uint16_t Data);
  403. uint16_t SPI_I2S_ReceiveData(SPI_TypeDef* SPIx);
  404. /* Hardware CRC Calculation functions *****************************************/
  405. void SPI_CalculateCRC(SPI_TypeDef* SPIx, FunctionalState NewState);
  406. void SPI_TransmitCRC(SPI_TypeDef* SPIx);
  407. uint16_t SPI_GetCRC(SPI_TypeDef* SPIx, uint8_t SPI_CRC);
  408. uint16_t SPI_GetCRCPolynomial(SPI_TypeDef* SPIx);
  409. /* DMA transfers management functions *****************************************/
  410. void SPI_I2S_DMACmd(SPI_TypeDef* SPIx, uint16_t SPI_I2S_DMAReq, FunctionalState NewState);
  411. /* Interrupts and flags management functions **********************************/
  412. void SPI_I2S_ITConfig(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT, FunctionalState NewState);
  413. FlagStatus SPI_I2S_GetFlagStatus(SPI_TypeDef* SPIx, uint16_t SPI_I2S_FLAG);
  414. void SPI_I2S_ClearFlag(SPI_TypeDef* SPIx, uint16_t SPI_I2S_FLAG);
  415. ITStatus SPI_I2S_GetITStatus(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT);
  416. void SPI_I2S_ClearITPendingBit(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT);
  417. #ifdef __cplusplus
  418. }
  419. #endif
  420. #endif /*__STM32F2xx_SPI_H */
  421. /**
  422. * @}
  423. */
  424. /**
  425. * @}
  426. */