123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280 |
- /*!
- \file gd32f10x_pmu.c
- \brief PMU driver
- \version 2014-12-26, V1.0.0, firmware for GD32F10x
- \version 2017-06-20, V2.0.0, firmware for GD32F10x
- \version 2018-07-31, V2.1.0, firmware for GD32F10x
- \version 2019-11-26, V2.1.1, firmware for GD32F10x
- \version 2020-09-30, V2.2.0, firmware for GD32F10x
- */
- /*
- Copyright (c) 2020, GigaDevice Semiconductor Inc.
- Redistribution and use in source and binary forms, with or without modification,
- are permitted provided that the following conditions are met:
- 1. Redistributions of source code must retain the above copyright notice, this
- list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright notice,
- this list of conditions and the following disclaimer in the documentation
- and/or other materials provided with the distribution.
- 3. Neither the name of the copyright holder nor the names of its contributors
- may be used to endorse or promote products derived from this software without
- specific prior written permission.
- THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
- AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
- WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
- IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
- INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
- NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
- PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
- WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
- ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
- OF SUCH DAMAGE.
- */
- #include "gd32f10x_pmu.h"
- /*!
- \brief reset PMU register
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_deinit(void)
- {
- /* reset PMU */
- rcu_periph_reset_enable(RCU_PMURST);
- rcu_periph_reset_disable(RCU_PMURST);
- }
- /*!
- \brief select low voltage detector threshold
- \param[in] lvdt_n:
- only one parameter can be selected which is shown as below:
- \arg PMU_LVDT_0: voltage threshold is 2.2V
- \arg PMU_LVDT_1: voltage threshold is 2.3V
- \arg PMU_LVDT_2: voltage threshold is 2.4V
- \arg PMU_LVDT_3: voltage threshold is 2.5V
- \arg PMU_LVDT_4: voltage threshold is 2.6V
- \arg PMU_LVDT_5: voltage threshold is 2.7V
- \arg PMU_LVDT_6: voltage threshold is 2.8V
- \arg PMU_LVDT_7: voltage threshold is 2.9V
- \param[out] none
- \retval none
- */
- void pmu_lvd_select(uint32_t lvdt_n)
- {
- /* disable LVD */
- PMU_CTL &= ~PMU_CTL_LVDEN;
- /* clear LVDT bits */
- PMU_CTL &= ~PMU_CTL_LVDT;
- /* set LVDT bits according to lvdt_n */
- PMU_CTL |= lvdt_n;
- /* enable LVD */
- PMU_CTL |= PMU_CTL_LVDEN;
- }
- /*!
- \brief disable PMU lvd
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_lvd_disable(void)
- {
- /* disable LVD */
- PMU_CTL &= ~PMU_CTL_LVDEN;
- }
- /*!
- \brief PMU work in sleep mode
- \param[in] sleepmodecmd:
- only one parameter can be selected which is shown as below:
- \arg WFI_CMD: use WFI command
- \arg WFE_CMD: use WFE command
- \param[out] none
- \retval none
- */
- void pmu_to_sleepmode(uint8_t sleepmodecmd)
- {
- /* clear sleepdeep bit of Cortex-M3 system control register */
- SCB->SCR &= ~((uint32_t)SCB_SCR_SLEEPDEEP_Msk);
-
- /* select WFI or WFE command to enter sleep mode */
- if(WFI_CMD == sleepmodecmd){
- __WFI();
- }else{
- __WFE();
- }
- }
- /*!
- \brief PMU work in deepsleep mode
- \param[in] ldo:
- only one parameter can be selected which is shown as below:
- \arg PMU_LDO_NORMAL: LDO work in normal power mode when pmu enter deepsleep mode
- \arg PMU_LDO_LOWPOWER: LDO work in low power mode when pmu enter deepsleep mode
- \param[in] deepsleepmodecmd:
- only one parameter can be selected which is shown as below:
- \arg WFI_CMD: use WFI command
- \arg WFE_CMD: use WFE command
- \param[out] none
- \retval none
- */
- void pmu_to_deepsleepmode(uint32_t ldo,uint8_t deepsleepmodecmd)
- {
- static uint32_t reg_snap[ 4 ];
- /* clear stbmod and ldolp bits */
- PMU_CTL &= ~((uint32_t)(PMU_CTL_STBMOD | PMU_CTL_LDOLP));
-
- /* set ldolp bit according to pmu_ldo */
- PMU_CTL |= ldo;
-
- /* set sleepdeep bit of Cortex-M3 system control register */
- SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
- reg_snap[0] = REG32(0xE000E010U);
- reg_snap[1] = REG32(0xE000E100U);
- reg_snap[2] = REG32(0xE000E104U);
- reg_snap[3] = REG32(0xE000E108U);
-
- REG32(0xE000E010U) &= 0x00010004U;
- REG32(0xE000E180U) = 0XFF7FF83DU;
- REG32(0xE000E184U) = 0XBFFFF8FFU;
- REG32(0xE000E188U) = 0xFFFFFFFFU;
-
- /* select WFI or WFE command to enter deepsleep mode */
- if(WFI_CMD == deepsleepmodecmd){
- __WFI();
- }else{
- __SEV();
- __WFE();
- __WFE();
- }
- REG32(0xE000E010U) = reg_snap[0] ;
- REG32(0xE000E100U) = reg_snap[1] ;
- REG32(0xE000E104U) = reg_snap[2] ;
- REG32(0xE000E108U) = reg_snap[3] ;
- /* reset sleepdeep bit of Cortex-M3 system control register */
- SCB->SCR &= ~((uint32_t)SCB_SCR_SLEEPDEEP_Msk);
- }
- /*!
- \brief pmu work in standby mode
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_to_standbymode(void)
- {
- /* set stbmod bit */
- PMU_CTL |= PMU_CTL_STBMOD;
- /* reset wakeup flag */
- PMU_CTL |= PMU_CTL_WURST;
- /* set sleepdeep bit of Cortex-M3 system control register */
- SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
- REG32(0xE000E010U) &= 0x00010004U;
- REG32(0xE000E180U) = 0XFFFFFFF7U;
- REG32(0xE000E184U) = 0XFFFFFDFFU;
- REG32(0xE000E188U) = 0xFFFFFFFFU;
- /* select WFI command to enter standby mode */
- __WFI();
- }
- /*!
- \brief enable wakeup pin
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_wakeup_pin_enable(void)
- {
- PMU_CS |= PMU_CS_WUPEN;
- }
- /*!
- \brief disable wakeup pin
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_wakeup_pin_disable(void)
- {
- PMU_CS &= ~PMU_CS_WUPEN;
- }
- /*!
- \brief enable write access to the registers in backup domain
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_backup_write_enable(void)
- {
- PMU_CTL |= PMU_CTL_BKPWEN;
- }
- /*!
- \brief disable write access to the registers in backup domain
- \param[in] none
- \param[out] none
- \retval none
- */
- void pmu_backup_write_disable(void)
- {
- PMU_CTL &= ~PMU_CTL_BKPWEN;
- }
- /*!
- \brief get flag state
- \param[in] flag:
- only one parameter can be selected which is shown as below:
- \arg PMU_FLAG_WAKEUP: wakeup flag
- \arg PMU_FLAG_STANDBY: standby flag
- \arg PMU_FLAG_LVD: lvd flag
- \param[out] none
- \retval FlagStatus SET or RESET
- */
- FlagStatus pmu_flag_get(uint32_t flag)
- {
- if(PMU_CS & flag){
- return SET;
- }else{
- return RESET;
- }
- }
- /*!
- \brief clear flag bit
- \param[in] flag:
- only one parameter can be selected which is shown as below:
- \arg PMU_FLAG_RESET_WAKEUP: reset wakeup flag
- \arg PMU_FLAG_RESET_STANDBY: reset standby flag
- \param[out] none
- \retval none
- */
- void pmu_flag_clear(uint32_t flag)
- {
- switch(flag){
- case PMU_FLAG_RESET_WAKEUP:
- /* reset wakeup flag */
- PMU_CTL |= PMU_CTL_WURST;
- break;
- case PMU_FLAG_RESET_STANDBY:
- /* reset standby flag */
- PMU_CTL |= PMU_CTL_STBRST;
- break;
- default :
- break;
- }
- }
|