123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924 |
- /*
- * THE FOLLOWING FIRMWARE IS PROVIDED: (1) "AS IS" WITH NO WARRANTY; AND
- * (2)TO ENABLE ACCESS TO CODING INFORMATION TO GUIDE AND FACILITATE CUSTOMER.
- * CONSEQUENTLY, SEMTECH SHALL NOT BE HELD LIABLE FOR ANY DIRECT, INDIRECT OR
- * CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE CONTENT
- * OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING INFORMATION
- * CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
- *
- * Copyright (C) SEMTECH S.A.
- */
- /*!
- * \file sx1276-LoRa.h
- * \brief SX1276 RF chip driver mode LoRa
- *
- * \version 2.0.B2
- * \date May 6 2013
- * \author Gregory Cristian
- *
- * Last modified by Miguel Luis on Jun 19 2013
- */
- #ifndef __SX1276_LORA_H__
- #define __SX1276_LORA_H__
- #include "stdint.h"
- #include "stdbool.h"
- /*!
- * SX1276 LoRa General parameters definition
- */
- typedef struct sLoRaSettings
- {
- uint32_t RFFrequency;
- int8_t Power;
- uint8_t SignalBw; // LORA [0: 7.8 kHz, 1: 10.4 kHz, 2: 15.6 kHz, 3: 20.8 kHz, 4: 31.2 kHz,
- // 5: 41.6 kHz, 6: 62.5 kHz, 7: 125 kHz, 8: 250 kHz, 9: 500 kHz, other: Reserved]
- uint8_t SpreadingFactor; // LORA [6: 64, 7: 128, 8: 256, 9: 512, 10: 1024, 11: 2048, 12: 4096 chips]
- uint8_t ErrorCoding; // LORA [1: 4/5, 2: 4/6, 3: 4/7, 4: 4/8]
- bool CrcOn; // [0: OFF, 1: ON]
- bool ImplicitHeaderOn; // [0: OFF, 1: ON]
- bool RxSingleOn; // [0: Continuous, 1 Single]
- bool FreqHopOn; // [0: OFF, 1: ON]
- uint8_t HopPeriod; // Hops every frequency hopping period symbols
- uint32_t TxPacketTimeout;
- uint32_t RxPacketTimeout;
- uint8_t PayloadLength;
- }tLoRaSettings;
- /*!
- * RF packet definition
- */
- #define RF_BUFFER_SIZE_MAX 256
- #define RF_BUFFER_SIZE 256
- /*!
- * RF state machine
- */
- //LoRa
- typedef enum
- {
- RFLR_STATE_IDLE,
- RFLR_STATE_RX_INIT,
- RFLR_STATE_RX_RUNNING,
- RFLR_STATE_RX_DONE,
- RFLR_STATE_RX_TIMEOUT,
- RFLR_STATE_TX_INIT,
- RFLR_STATE_TX_RUNNING,
- RFLR_STATE_TX_DONE,
- RFLR_STATE_TX_TIMEOUT,
- RFLR_STATE_CAD_INIT,
- RFLR_STATE_CAD_RUNNING,
- }tRFLRStates;
- /*!
- * SX1276 definitions
- */
- #define XTAL_FREQ 32000000
- #define FREQ_STEP 61.03515625
- /*!
- * SX1276 Internal registers Address
- */
- #define REG_LR_FIFO 0x00
- // Common settings
- #define REG_LR_OPMODE 0x01
- #define REG_LR_BANDSETTING 0x04
- #define REG_LR_FRFMSB 0x06
- #define REG_LR_FRFMID 0x07
- #define REG_LR_FRFLSB 0x08
- // Tx settings
- #define REG_LR_PACONFIG 0x09
- #define REG_LR_PARAMP 0x0A
- #define REG_LR_OCP 0x0B
- // Rx settings
- #define REG_LR_LNA 0x0C
- // LoRa registers
- #define REG_LR_FIFOADDRPTR 0x0D
- #define REG_LR_FIFOTXBASEADDR 0x0E
- #define REG_LR_FIFORXBASEADDR 0x0F
- #define REG_LR_FIFORXCURRENTADDR 0x10
- #define REG_LR_IRQFLAGSMASK 0x11
- #define REG_LR_IRQFLAGS 0x12
- #define REG_LR_NBRXBYTES 0x13
- #define REG_LR_RXHEADERCNTVALUEMSB 0x14
- #define REG_LR_RXHEADERCNTVALUELSB 0x15
- #define REG_LR_RXPACKETCNTVALUEMSB 0x16
- #define REG_LR_RXPACKETCNTVALUELSB 0x17
- #define REG_LR_MODEMSTAT 0x18
- #define REG_LR_PKTSNRVALUE 0x19
- #define REG_LR_PKTRSSIVALUE 0x1A
- #define REG_LR_RSSIVALUE 0x1B
- #define REG_LR_HOPCHANNEL 0x1C
- #define REG_LR_MODEMCONFIG1 0x1D
- #define REG_LR_MODEMCONFIG2 0x1E
- #define REG_LR_SYMBTIMEOUTLSB 0x1F
- #define REG_LR_PREAMBLEMSB 0x20
- #define REG_LR_PREAMBLELSB 0x21
- #define REG_LR_PAYLOADLENGTH 0x22
- #define REG_LR_PAYLOADMAXLENGTH 0x23
- #define REG_LR_HOPPERIOD 0x24
- #define REG_LR_FIFORXBYTEADDR 0x25
- #define REG_LR_MODEMCONFIG3 0x26
- #define REG_LR_FEIMSB 0x28
- #define REG_LR_FEIMIB 0x29
- #define REG_LR_FEILSB 0x2A
- #define REG_LR_LORADETECTOPTIMIZE 0x31
- #define REG_LR_INVERTIQ 0x33
- #define REG_LR_DETECTIONTHRESHOLD 0x37
- // end of documented register in datasheet
- // I/O settings
- #define REG_LR_DIOMAPPING1 0x40
- #define REG_LR_DIOMAPPING2 0x41
- // Version
- #define REG_LR_VERSION 0x42
- // Additional settings
- #define REG_LR_PLLHOP 0x44
- #define REG_LR_TCXO 0x4B
- #define REG_LR_PADAC 0x4D
- #define REG_LR_FORMERTEMP 0x5B
- #define REG_LR_BITRATEFRAC 0x5D
- #define REG_LR_AGCREF 0x61
- #define REG_LR_AGCTHRESH1 0x62
- #define REG_LR_AGCTHRESH2 0x63
- #define REG_LR_AGCTHRESH3 0x64
- /*!
- * SX1276 LoRa bit control definition
- */
- /*!
- * RegFifo
- */
- /*!
- * RegOpMode
- */
- #define RFLR_OPMODE_LONGRANGEMODE_MASK 0x7F
- #define RFLR_OPMODE_LONGRANGEMODE_OFF 0x00 // Default
- #define RFLR_OPMODE_LONGRANGEMODE_ON 0x80
- #define RFLR_OPMODE_ACCESSSHAREDREG_MASK 0xBF
- #define RFLR_OPMODE_ACCESSSHAREDREG_ENABLE 0x40
- #define RFLR_OPMODE_ACCESSSHAREDREG_DISABLE 0x00 // Default
- #define RFLR_OPMODE_FREQMODE_ACCESS_MASK 0xF7
- #define RFLR_OPMODE_FREQMODE_ACCESS_LF 0x08 // Default
- #define RFLR_OPMODE_FREQMODE_ACCESS_HF 0x00
- #define RFLR_OPMODE_MASK 0xF8
- #define RFLR_OPMODE_SLEEP 0x00
- #define RFLR_OPMODE_STANDBY 0x01 // Default
- #define RFLR_OPMODE_SYNTHESIZER_TX 0x02
- #define RFLR_OPMODE_TRANSMITTER 0x03
- #define RFLR_OPMODE_SYNTHESIZER_RX 0x04
- #define RFLR_OPMODE_RECEIVER 0x05
- // LoRa specific modes
- #define RFLR_OPMODE_RECEIVER_SINGLE 0x06
- #define RFLR_OPMODE_CAD 0x07
- /*!
- * RegBandSetting
- */
- #define RFLR_BANDSETTING_MASK 0x3F
- #define RFLR_BANDSETTING_AUTO 0x00 // Default
- #define RFLR_BANDSETTING_DIV_BY_1 0x40
- #define RFLR_BANDSETTING_DIV_BY_2 0x80
- #define RFLR_BANDSETTING_DIV_BY_6 0xC0
- /*!
- * RegFrf (MHz)
- */
-
- #define RFLR_FRFMSB_434_MHZ 0x6C // Default
- #define RFLR_FRFMID_434_MHZ 0x80 // Default
- #define RFLR_FRFLSB_434_MHZ 0x00 // Default
- #define RFLR_FRFMSB_863_MHZ 0xD7
- #define RFLR_FRFMID_863_MHZ 0xC0
- #define RFLR_FRFLSB_863_MHZ 0x00
- #define RFLR_FRFMSB_864_MHZ 0xD8
- #define RFLR_FRFMID_864_MHZ 0x00
- #define RFLR_FRFLSB_864_MHZ 0x00
- #define RFLR_FRFMSB_865_MHZ 0xD8
- #define RFLR_FRFMID_865_MHZ 0x40
- #define RFLR_FRFLSB_865_MHZ 0x00
- #define RFLR_FRFMSB_866_MHZ 0xD8
- #define RFLR_FRFMID_866_MHZ 0x80
- #define RFLR_FRFLSB_866_MHZ 0x00
- #define RFLR_FRFMSB_867_MHZ 0xD8
- #define RFLR_FRFMID_867_MHZ 0xC0
- #define RFLR_FRFLSB_867_MHZ 0x00
- #define RFLR_FRFMSB_868_MHZ 0xD9
- #define RFLR_FRFMID_868_MHZ 0x00
- #define RFLR_FRFLSB_868_MHZ 0x00
- #define RFLR_FRFMSB_869_MHZ 0xD9
- #define RFLR_FRFMID_869_MHZ 0x40
- #define RFLR_FRFLSB_869_MHZ 0x00
- #define RFLR_FRFMSB_870_MHZ 0xD9
- #define RFLR_FRFMID_870_MHZ 0x80
- #define RFLR_FRFLSB_870_MHZ 0x00
- #define RFLR_FRFMSB_902_MHZ 0xE1
- #define RFLR_FRFMID_902_MHZ 0x80
- #define RFLR_FRFLSB_902_MHZ 0x00
- #define RFLR_FRFMSB_903_MHZ 0xE1
- #define RFLR_FRFMID_903_MHZ 0xC0
- #define RFLR_FRFLSB_903_MHZ 0x00
- #define RFLR_FRFMSB_904_MHZ 0xE2
- #define RFLR_FRFMID_904_MHZ 0x00
- #define RFLR_FRFLSB_904_MHZ 0x00
- #define RFLR_FRFMSB_905_MHZ 0xE2
- #define RFLR_FRFMID_905_MHZ 0x40
- #define RFLR_FRFLSB_905_MHZ 0x00
- #define RFLR_FRFMSB_906_MHZ 0xE2
- #define RFLR_FRFMID_906_MHZ 0x80
- #define RFLR_FRFLSB_906_MHZ 0x00
- #define RFLR_FRFMSB_907_MHZ 0xE2
- #define RFLR_FRFMID_907_MHZ 0xC0
- #define RFLR_FRFLSB_907_MHZ 0x00
- #define RFLR_FRFMSB_908_MHZ 0xE3
- #define RFLR_FRFMID_908_MHZ 0x00
- #define RFLR_FRFLSB_908_MHZ 0x00
- #define RFLR_FRFMSB_909_MHZ 0xE3
- #define RFLR_FRFMID_909_MHZ 0x40
- #define RFLR_FRFLSB_909_MHZ 0x00
- #define RFLR_FRFMSB_910_MHZ 0xE3
- #define RFLR_FRFMID_910_MHZ 0x80
- #define RFLR_FRFLSB_910_MHZ 0x00
- #define RFLR_FRFMSB_911_MHZ 0xE3
- #define RFLR_FRFMID_911_MHZ 0xC0
- #define RFLR_FRFLSB_911_MHZ 0x00
- #define RFLR_FRFMSB_912_MHZ 0xE4
- #define RFLR_FRFMID_912_MHZ 0x00
- #define RFLR_FRFLSB_912_MHZ 0x00
- #define RFLR_FRFMSB_913_MHZ 0xE4
- #define RFLR_FRFMID_913_MHZ 0x40
- #define RFLR_FRFLSB_913_MHZ 0x00
- #define RFLR_FRFMSB_914_MHZ 0xE4
- #define RFLR_FRFMID_914_MHZ 0x80
- #define RFLR_FRFLSB_914_MHZ 0x00
- #define RFLR_FRFMSB_915_MHZ 0xE4 // Default
- #define RFLR_FRFMID_915_MHZ 0xC0 // Default
- #define RFLR_FRFLSB_915_MHZ 0x00 // Default
- #define RFLR_FRFMSB_916_MHZ 0xE5
- #define RFLR_FRFMID_916_MHZ 0x00
- #define RFLR_FRFLSB_916_MHZ 0x00
- #define RFLR_FRFMSB_917_MHZ 0xE5
- #define RFLR_FRFMID_917_MHZ 0x40
- #define RFLR_FRFLSB_917_MHZ 0x00
- #define RFLR_FRFMSB_918_MHZ 0xE5
- #define RFLR_FRFMID_918_MHZ 0x80
- #define RFLR_FRFLSB_918_MHZ 0x00
- #define RFLR_FRFMSB_919_MHZ 0xE5
- #define RFLR_FRFMID_919_MHZ 0xC0
- #define RFLR_FRFLSB_919_MHZ 0x00
- #define RFLR_FRFMSB_920_MHZ 0xE6
- #define RFLR_FRFMID_920_MHZ 0x00
- #define RFLR_FRFLSB_920_MHZ 0x00
- #define RFLR_FRFMSB_921_MHZ 0xE6
- #define RFLR_FRFMID_921_MHZ 0x40
- #define RFLR_FRFLSB_921_MHZ 0x00
- #define RFLR_FRFMSB_922_MHZ 0xE6
- #define RFLR_FRFMID_922_MHZ 0x80
- #define RFLR_FRFLSB_922_MHZ 0x00
- #define RFLR_FRFMSB_923_MHZ 0xE6
- #define RFLR_FRFMID_923_MHZ 0xC0
- #define RFLR_FRFLSB_923_MHZ 0x00
- #define RFLR_FRFMSB_924_MHZ 0xE7
- #define RFLR_FRFMID_924_MHZ 0x00
- #define RFLR_FRFLSB_924_MHZ 0x00
- #define RFLR_FRFMSB_925_MHZ 0xE7
- #define RFLR_FRFMID_925_MHZ 0x40
- #define RFLR_FRFLSB_925_MHZ 0x00
- #define RFLR_FRFMSB_926_MHZ 0xE7
- #define RFLR_FRFMID_926_MHZ 0x80
- #define RFLR_FRFLSB_926_MHZ 0x00
- #define RFLR_FRFMSB_927_MHZ 0xE7
- #define RFLR_FRFMID_927_MHZ 0xC0
- #define RFLR_FRFLSB_927_MHZ 0x00
- #define RFLR_FRFMSB_928_MHZ 0xE8
- #define RFLR_FRFMID_928_MHZ 0x00
- #define RFLR_FRFLSB_928_MHZ 0x00
- /*!
- * RegPaConfig
- */
- #define RFLR_PACONFIG_PASELECT_MASK 0x7F
- #define RFLR_PACONFIG_PASELECT_PABOOST 0x80
- #define RFLR_PACONFIG_PASELECT_RFO 0x00 // Default
- #define RFLR_PACONFIG_MAX_POWER_MASK 0x8F
- #define RFLR_PACONFIG_OUTPUTPOWER_MASK 0xF0
-
- /*!
- * RegPaRamp
- */
- #define RFLR_PARAMP_TXBANDFORCE_MASK 0xEF
- #define RFLR_PARAMP_TXBANDFORCE_BAND_SEL 0x10
- #define RFLR_PARAMP_TXBANDFORCE_AUTO 0x00 // Default
- #define RFLR_PARAMP_MASK 0xF0
- #define RFLR_PARAMP_3400_US 0x00
- #define RFLR_PARAMP_2000_US 0x01
- #define RFLR_PARAMP_1000_US 0x02
- #define RFLR_PARAMP_0500_US 0x03
- #define RFLR_PARAMP_0250_US 0x04
- #define RFLR_PARAMP_0125_US 0x05
- #define RFLR_PARAMP_0100_US 0x06
- #define RFLR_PARAMP_0062_US 0x07
- #define RFLR_PARAMP_0050_US 0x08
- #define RFLR_PARAMP_0040_US 0x09 // Default
- #define RFLR_PARAMP_0031_US 0x0A
- #define RFLR_PARAMP_0025_US 0x0B
- #define RFLR_PARAMP_0020_US 0x0C
- #define RFLR_PARAMP_0015_US 0x0D
- #define RFLR_PARAMP_0012_US 0x0E
- #define RFLR_PARAMP_0010_US 0x0F
- /*!
- * RegOcp
- */
- #define RFLR_OCP_MASK 0xDF
- #define RFLR_OCP_ON 0x20 // Default
- #define RFLR_OCP_OFF 0x00
- #define RFLR_OCP_TRIM_MASK 0xE0
- #define RFLR_OCP_TRIM_045_MA 0x00
- #define RFLR_OCP_TRIM_050_MA 0x01
- #define RFLR_OCP_TRIM_055_MA 0x02
- #define RFLR_OCP_TRIM_060_MA 0x03
- #define RFLR_OCP_TRIM_065_MA 0x04
- #define RFLR_OCP_TRIM_070_MA 0x05
- #define RFLR_OCP_TRIM_075_MA 0x06
- #define RFLR_OCP_TRIM_080_MA 0x07
- #define RFLR_OCP_TRIM_085_MA 0x08
- #define RFLR_OCP_TRIM_090_MA 0x09
- #define RFLR_OCP_TRIM_095_MA 0x0A
- #define RFLR_OCP_TRIM_100_MA 0x0B // Default
- #define RFLR_OCP_TRIM_105_MA 0x0C
- #define RFLR_OCP_TRIM_110_MA 0x0D
- #define RFLR_OCP_TRIM_115_MA 0x0E
- #define RFLR_OCP_TRIM_120_MA 0x0F
- #define RFLR_OCP_TRIM_130_MA 0x10
- #define RFLR_OCP_TRIM_140_MA 0x11
- #define RFLR_OCP_TRIM_150_MA 0x12
- #define RFLR_OCP_TRIM_160_MA 0x13
- #define RFLR_OCP_TRIM_170_MA 0x14
- #define RFLR_OCP_TRIM_180_MA 0x15
- #define RFLR_OCP_TRIM_190_MA 0x16
- #define RFLR_OCP_TRIM_200_MA 0x17
- #define RFLR_OCP_TRIM_210_MA 0x18
- #define RFLR_OCP_TRIM_220_MA 0x19
- #define RFLR_OCP_TRIM_230_MA 0x1A
- #define RFLR_OCP_TRIM_240_MA 0x1B
- /*!
- * RegLna
- */
- #define RFLR_LNA_GAIN_MASK 0x1F
- #define RFLR_LNA_GAIN_G1 0x20 // Default
- #define RFLR_LNA_GAIN_G2 0x40
- #define RFLR_LNA_GAIN_G3 0x60
- #define RFLR_LNA_GAIN_G4 0x80
- #define RFLR_LNA_GAIN_G5 0xA0
- #define RFLR_LNA_GAIN_G6 0xC0
- #define RFLR_LNA_BOOST_LF_MASK 0xE7
- #define RFLR_LNA_BOOST_LF_DEFAULT 0x00 // Default
- #define RFLR_LNA_BOOST_LF_GAIN 0x08
- #define RFLR_LNA_BOOST_LF_IP3 0x10
- #define RFLR_LNA_BOOST_LF_BOOST 0x18
- #define RFLR_LNA_RXBANDFORCE_MASK 0xFB
- #define RFLR_LNA_RXBANDFORCE_BAND_SEL 0x04
- #define RFLR_LNA_RXBANDFORCE_AUTO 0x00 // Default
- #define RFLR_LNA_BOOST_HF_MASK 0xFC
- #define RFLR_LNA_BOOST_HF_OFF 0x00 // Default
- #define RFLR_LNA_BOOST_HF_ON 0x03
- /*!
- * RegFifoAddrPtr
- */
- #define RFLR_FIFOADDRPTR 0x00 // Default
- /*!
- * RegFifoTxBaseAddr
- */
- #define RFLR_FIFOTXBASEADDR 0x80 // Default
- /*!
- * RegFifoTxBaseAddr
- */
- #define RFLR_FIFORXBASEADDR 0x00 // Default
- /*!
- * RegFifoRxCurrentAddr (Read Only)
- */
- /*!
- * RegIrqFlagsMask
- */
- #define RFLR_IRQFLAGS_RXTIMEOUT_MASK 0x80
- #define RFLR_IRQFLAGS_RXDONE_MASK 0x40
- #define RFLR_IRQFLAGS_PAYLOADCRCERROR_MASK 0x20
- #define RFLR_IRQFLAGS_VALIDHEADER_MASK 0x10
- #define RFLR_IRQFLAGS_TXDONE_MASK 0x08
- #define RFLR_IRQFLAGS_CADDONE_MASK 0x04
- #define RFLR_IRQFLAGS_FHSSCHANGEDCHANNEL_MASK 0x02
- #define RFLR_IRQFLAGS_CADDETECTED_MASK 0x01
- /*!
- * RegIrqFlags
- */
- #define RFLR_IRQFLAGS_RXTIMEOUT 0x80
- #define RFLR_IRQFLAGS_RXDONE 0x40
- #define RFLR_IRQFLAGS_PAYLOADCRCERROR 0x20
- #define RFLR_IRQFLAGS_VALIDHEADER 0x10
- #define RFLR_IRQFLAGS_TXDONE 0x08
- #define RFLR_IRQFLAGS_CADDONE 0x04
- #define RFLR_IRQFLAGS_FHSSCHANGEDCHANNEL 0x02
- #define RFLR_IRQFLAGS_CADDETECTED 0x01
- /*!
- * RegFifoRxNbBytes (Read Only) //
- */
-
- /*!
- * RegRxHeaderCntValueMsb (Read Only) //
- */
-
-
- /*!
- * RegRxHeaderCntValueLsb (Read Only) //
- */
-
-
- /*!
- * RegRxPacketCntValueMsb (Read Only) //
- */
-
-
- /*!
- * RegRxPacketCntValueLsb (Read Only) //
- */
-
-
- /*!
- * RegModemStat (Read Only) //
- */
- #define RFLR_MODEMSTAT_RX_CR_MASK 0x1F
- #define RFLR_MODEMSTAT_MODEM_STATUS_MASK 0xE0
-
- /*!
- * RegPktSnrValue (Read Only) //
- */
-
- /*!
- * RegPktRssiValue (Read Only) //
- */
-
-
- /*!
- * RegRssiValue (Read Only) //
- */
-
- /*!
- * RegHopChannel (Read Only) //
- */
- #define RFLR_HOP_CHANNEL_PAYLOAD_CRC_ON_MASK 0xBF
- #define RFLR_HOP_CHANNEL_PAYLOAD_CRC_ON 0x40
- #define RFLR_HOP_CHANNEL_PAYLOAD_CRC_OFF 0x00
-
- /*!
- * RegModemConfig1
- */
- #define RFLR_MODEMCONFIG1_BW_MASK 0x0F
- #define RFLR_MODEMCONFIG1_BW_7_81_KHZ 0x00
- #define RFLR_MODEMCONFIG1_BW_10_41_KHZ 0x10
- #define RFLR_MODEMCONFIG1_BW_15_62_KHZ 0x20
- #define RFLR_MODEMCONFIG1_BW_20_83_KHZ 0x30
- #define RFLR_MODEMCONFIG1_BW_31_25_KHZ 0x40
- #define RFLR_MODEMCONFIG1_BW_41_66_KHZ 0x50
- #define RFLR_MODEMCONFIG1_BW_62_50_KHZ 0x60
- #define RFLR_MODEMCONFIG1_BW_125_KHZ 0x70 // Default
- #define RFLR_MODEMCONFIG1_BW_250_KHZ 0x80
- #define RFLR_MODEMCONFIG1_BW_500_KHZ 0x90
-
- #define RFLR_MODEMCONFIG1_CODINGRATE_MASK 0xF1
- #define RFLR_MODEMCONFIG1_CODINGRATE_4_5 0x02
- #define RFLR_MODEMCONFIG1_CODINGRATE_4_6 0x04 // Default
- #define RFLR_MODEMCONFIG1_CODINGRATE_4_7 0x06
- #define RFLR_MODEMCONFIG1_CODINGRATE_4_8 0x08
-
- #define RFLR_MODEMCONFIG1_IMPLICITHEADER_MASK 0xFE
- #define RFLR_MODEMCONFIG1_IMPLICITHEADER_ON 0x01
- #define RFLR_MODEMCONFIG1_IMPLICITHEADER_OFF 0x00 // Default
- /*!
- * RegModemConfig2
- */
- #define RFLR_MODEMCONFIG2_SF_MASK 0x0F
- #define RFLR_MODEMCONFIG2_SF_6 0x60
- #define RFLR_MODEMCONFIG2_SF_7 0x70 // Default
- #define RFLR_MODEMCONFIG2_SF_8 0x80
- #define RFLR_MODEMCONFIG2_SF_9 0x90
- #define RFLR_MODEMCONFIG2_SF_10 0xA0
- #define RFLR_MODEMCONFIG2_SF_11 0xB0
- #define RFLR_MODEMCONFIG2_SF_12 0xC0
- #define RFLR_MODEMCONFIG2_TXCONTINUOUSMODE_MASK 0xF7
- #define RFLR_MODEMCONFIG2_TXCONTINUOUSMODE_ON 0x08
- #define RFLR_MODEMCONFIG2_TXCONTINUOUSMODE_OFF 0x00
- #define RFLR_MODEMCONFIG2_RXPAYLOADCRC_MASK 0xFB
- #define RFLR_MODEMCONFIG2_RXPAYLOADCRC_ON 0x04
- #define RFLR_MODEMCONFIG2_RXPAYLOADCRC_OFF 0x00 // Default
-
- #define RFLR_MODEMCONFIG2_SYMBTIMEOUTMSB_MASK 0xFC
- #define RFLR_MODEMCONFIG2_SYMBTIMEOUTMSB 0x00 // Default
-
-
- /*!
- * RegHopChannel (Read Only)
- */
- #define RFLR_HOPCHANNEL_PLL_LOCK_TIMEOUT_MASK 0x7F
- #define RFLR_HOPCHANNEL_PLL_LOCK_FAIL 0x80
- #define RFLR_HOPCHANNEL_PLL_LOCK_SUCCEED 0x00 // Default
-
- #define RFLR_HOPCHANNEL_PAYLOAD_CRC16_MASK 0xBF
- #define RFLR_HOPCHANNEL_PAYLOAD_CRC16_ON 0x40
- #define RFLR_HOPCHANNEL_PAYLOAD_CRC16_OFF 0x00 // Default
- #define RFLR_HOPCHANNEL_CHANNEL_MASK 0x3F
- /*!
- * RegSymbTimeoutLsb
- */
- #define RFLR_SYMBTIMEOUTLSB_SYMBTIMEOUT 0x64 // Default
- /*!
- * RegPreambleLengthMsb
- */
- #define RFLR_PREAMBLELENGTHMSB 0x00 // Default
- /*!
- * RegPreambleLengthLsb
- */
- #define RFLR_PREAMBLELENGTHLSB 0x08 // Default
- /*!
- * RegPayloadLength
- */
- #define RFLR_PAYLOADLENGTH 0x0E // Default
- /*!
- * RegPayloadMaxLength
- */
- #define RFLR_PAYLOADMAXLENGTH 0xFF // Default
- /*!
- * RegHopPeriod
- */
- #define RFLR_HOPPERIOD_FREQFOPPINGPERIOD 0x00 // Default
- /*!
- * RegDioMapping1
- */
- #define RFLR_DIOMAPPING1_DIO0_MASK 0x3F
- #define RFLR_DIOMAPPING1_DIO0_00 0x00 // Default
- #define RFLR_DIOMAPPING1_DIO0_01 0x40
- #define RFLR_DIOMAPPING1_DIO0_10 0x80
- #define RFLR_DIOMAPPING1_DIO0_11 0xC0
- #define RFLR_DIOMAPPING1_DIO1_MASK 0xCF
- #define RFLR_DIOMAPPING1_DIO1_00 0x00 // Default
- #define RFLR_DIOMAPPING1_DIO1_01 0x10
- #define RFLR_DIOMAPPING1_DIO1_10 0x20
- #define RFLR_DIOMAPPING1_DIO1_11 0x30
- #define RFLR_DIOMAPPING1_DIO2_MASK 0xF3
- #define RFLR_DIOMAPPING1_DIO2_00 0x00 // Default
- #define RFLR_DIOMAPPING1_DIO2_01 0x04
- #define RFLR_DIOMAPPING1_DIO2_10 0x08
- #define RFLR_DIOMAPPING1_DIO2_11 0x0C
- #define RFLR_DIOMAPPING1_DIO3_MASK 0xFC
- #define RFLR_DIOMAPPING1_DIO3_00 0x00 // Default
- #define RFLR_DIOMAPPING1_DIO3_01 0x01
- #define RFLR_DIOMAPPING1_DIO3_10 0x02
- #define RFLR_DIOMAPPING1_DIO3_11 0x03
- /*!
- * RegDioMapping2
- */
- #define RFLR_DIOMAPPING2_DIO4_MASK 0x3F
- #define RFLR_DIOMAPPING2_DIO4_00 0x00 // Default
- #define RFLR_DIOMAPPING2_DIO4_01 0x40
- #define RFLR_DIOMAPPING2_DIO4_10 0x80
- #define RFLR_DIOMAPPING2_DIO4_11 0xC0
- #define RFLR_DIOMAPPING2_DIO5_MASK 0xCF
- #define RFLR_DIOMAPPING2_DIO5_00 0x00 // Default
- #define RFLR_DIOMAPPING2_DIO5_01 0x10
- #define RFLR_DIOMAPPING2_DIO5_10 0x20
- #define RFLR_DIOMAPPING2_DIO5_11 0x30
- #define RFLR_DIOMAPPING2_MAP_MASK 0xFE
- #define RFLR_DIOMAPPING2_MAP_PREAMBLEDETECT 0x01
- #define RFLR_DIOMAPPING2_MAP_RSSI 0x00 // Default
- /*!
- * RegVersion (Read Only)
- */
- /*!
- * RegAgcRef
- */
- /*!
- * RegAgcThresh1
- */
- /*!
- * RegAgcThresh2
- */
- /*!
- * RegAgcThresh3
- */
-
- /*!
- * RegFifoRxByteAddr (Read Only)
- */
-
- /*!
- * RegPllHop
- */
- #define RFLR_PLLHOP_FASTHOP_MASK 0x7F
- #define RFLR_PLLHOP_FASTHOP_ON 0x80
- #define RFLR_PLLHOP_FASTHOP_OFF 0x00 // Default
- /*!
- * RegTcxo
- */
- #define RFLR_TCXO_TCXOINPUT_MASK 0xEF
- #define RFLR_TCXO_TCXOINPUT_ON 0x10
- #define RFLR_TCXO_TCXOINPUT_OFF 0x00 // Default
- /*!
- * RegPaDac
- */
- #define RFLR_PADAC_20DBM_MASK 0xF8
- #define RFLR_PADAC_20DBM_ON 0x07
- #define RFLR_PADAC_20DBM_OFF 0x04 // Default
- /*!
- * RegPll
- */
- #define RFLR_PLL_BANDWIDTH_MASK 0x3F
- #define RFLR_PLL_BANDWIDTH_75 0x00
- #define RFLR_PLL_BANDWIDTH_150 0x40
- #define RFLR_PLL_BANDWIDTH_225 0x80
- #define RFLR_PLL_BANDWIDTH_300 0xC0 // Default
- /*!
- * RegPllLowPn
- */
- #define RFLR_PLLLOWPN_BANDWIDTH_MASK 0x3F
- #define RFLR_PLLLOWPN_BANDWIDTH_75 0x00
- #define RFLR_PLLLOWPN_BANDWIDTH_150 0x40
- #define RFLR_PLLLOWPN_BANDWIDTH_225 0x80
- #define RFLR_PLLLOWPN_BANDWIDTH_300 0xC0 // Default
- /*!
- * RegModemConfig3
- */
- #define RFLR_MODEMCONFIG3_LOWDATARATEOPTIMIZE_MASK 0xF7
- #define RFLR_MODEMCONFIG3_LOWDATARATEOPTIMIZE_ON 0x08
- #define RFLR_MODEMCONFIG3_LOWDATARATEOPTIMIZE_OFF 0x00 // Default
- #define RFLR_MODEMCONFIG3_AGCAUTO_MASK 0xFB
- #define RFLR_MODEMCONFIG3_AGCAUTO_ON 0x04 // Default
- #define RFLR_MODEMCONFIG3_AGCAUTO_OFF 0x00
- /*!
- * RegFormerTemp
- */
- typedef struct sSX1276LR
- {
- uint8_t RegFifo; // 0x00
- // Common settings
- uint8_t RegOpMode; // 0x01
- uint8_t RegRes02; // 0x02
- uint8_t RegRes03; // 0x03
- uint8_t RegBandSetting; // 0x04
- uint8_t RegRes05; // 0x05
- uint8_t RegFrfMsb; // 0x06
- uint8_t RegFrfMid; // 0x07
- uint8_t RegFrfLsb; // 0x08
- // Tx settings
- uint8_t RegPaConfig; // 0x09
- uint8_t RegPaRamp; // 0x0A
- uint8_t RegOcp; // 0x0B
- // Rx settings
- uint8_t RegLna; // 0x0C
- // LoRa registers
- uint8_t RegFifoAddrPtr; // 0x0D
- uint8_t RegFifoTxBaseAddr; // 0x0E
- uint8_t RegFifoRxBaseAddr; // 0x0F
- uint8_t RegFifoRxCurrentAddr; // 0x10
- uint8_t RegIrqFlagsMask; // 0x11
- uint8_t RegIrqFlags; // 0x12
- uint8_t RegNbRxBytes; // 0x13
- uint8_t RegRxHeaderCntValueMsb; // 0x14
- uint8_t RegRxHeaderCntValueLsb; // 0x15
- uint8_t RegRxPacketCntValueMsb; // 0x16
- uint8_t RegRxPacketCntValueLsb; // 0x17
- uint8_t RegModemStat; // 0x18
- uint8_t RegPktSnrValue; // 0x19
- uint8_t RegPktRssiValue; // 0x1A
- uint8_t RegRssiValue; // 0x1B
- uint8_t RegHopChannel; // 0x1C
- uint8_t RegModemConfig1; // 0x1D
- uint8_t RegModemConfig2; // 0x1E
- uint8_t RegSymbTimeoutLsb; // 0x1F
- uint8_t RegPreambleMsb; // 0x20
- uint8_t RegPreambleLsb; // 0x21
- uint8_t RegPayloadLength; // 0x22
- uint8_t RegMaxPayloadLength; // 0x23
- uint8_t RegHopPeriod; // 0x24
- uint8_t RegFifoRxByteAddr; // 0x25
- uint8_t RegModemConfig3; // 0x26
- uint8_t RegTestReserved27; // 0x27
- uint8_t RegFeiMsb; // 0x28
- uint8_t RegFeiMib; // 0x29
- uint8_t RegFeiLsb; // 0x2A
- uint8_t RegTestReserved2B[0x30 - 0x2B]; // 0x2B-0x30
- uint8_t RegDetectOptimize; // 0x31
- uint8_t RegTestReserved32; // 0x32
- uint8_t RegInvertIQ; // 0x33
- uint8_t RegTestReserved34[0x36 - 0x34]; // 0x34-0x36
- uint8_t RegDetectionThreshold; // 0x37
- uint8_t RegTestReserved38[0x3F - 0x38]; // 0x38-0x3F
- // I/O settings
- uint8_t RegDioMapping1; // 0x40
- uint8_t RegDioMapping2; // 0x41
- // Version
- uint8_t RegVersion; // 0x42
- // Test
- uint8_t RegTestReserved43; // 0x43
- // Additional settings
- uint8_t RegPllHop; // 0x44
- // Test
- uint8_t RegTestReserved45[0x4A - 0x45]; // 0x45-0x4A
- // Additional settings
- uint8_t RegTcxo; // 0x4B
- // Test
- uint8_t RegTestReserved4C; // 0x4C
- // Additional settings
- uint8_t RegPaDac; // 0x4D
- // Test
- uint8_t RegTestReserved4E[0x5A - 0x4E]; // 0x4E-0x5A
- // Additional settings
- uint8_t RegFormerTemp; // 0x5B
- // Test
- uint8_t RegTestReserved5C; // 0x5C
- // Additional settings
- uint8_t RegBitrateFrac; // 0x5D
- // Additional settings
- uint8_t RegTestReserved5E[0x60 - 0x5E]; // 0x5E-0x60
- // Additional settings
- uint8_t RegAgcRef; // 0x60
- uint8_t RegAgcThresh1; // 0x61
- uint8_t RegAgcThresh2; // 0x62
- uint8_t RegAgcThresh3; // 0x63
- // Test
- uint8_t RegTestReserved64[0x70 - 0x64]; // 0x64-0x70
- }tSX1276LR;
- extern tSX1276LR* SX1276LR;
- /*!
- * \brief Initializes the SX1276
- */
- void SX1276LoRaInit( void );
- /*!
- * \brief Sets the SX1276 to datasheet default values
- */
- void SX1276LoRaSetDefaults( void );
- /*!
- * \brief Enables/Disables the LoRa modem
- *
- * \param [IN]: enable [true, false]
- */
- void SX1276LoRaSetLoRaOn( bool enable );
- /*!
- * \brief Sets the SX1276 operating mode
- *
- * \param [IN] opMode New operating mode
- */
- void SX1276LoRaSetOpMode( uint8_t opMode );
- /*!
- * \brief Gets the SX1276 operating mode
- *
- * \retval opMode Current operating mode
- */
- uint8_t SX1276LoRaGetOpMode( void );
- /*!
- * \brief Reads the current Rx gain setting
- *
- * \retval rxGain Current gain setting
- */
- uint8_t SX1276LoRaReadRxGain( void );
- /*!
- * \brief Trigs and reads the current RSSI value
- *
- * \retval rssiValue Current RSSI value in [dBm]
- */
- double SX1276LoRaReadRssi( void );
- /*!
- * \brief Gets the Rx gain value measured while receiving the packet
- *
- * \retval rxGainValue Current Rx gain value
- */
- uint8_t SX1276LoRaGetPacketRxGain( void );
- /*!
- * \brief Gets the SNR value measured while receiving the packet
- *
- * \retval snrValue Current SNR value in [dB]
- */
- int8_t SX1276LoRaGetPacketSnr( void );
- /*!
- * \brief Gets the RSSI value measured while receiving the packet
- *
- * \retval rssiValue Current RSSI value in [dBm]
- */
- double SX1276LoRaGetPacketRssi( void );
- /*!
- * \brief Sets the radio in Rx mode. Waiting for a packet
- */
- void SX1276LoRaStartRx( void );
- /*!
- * \brief Gets a copy of the current received buffer
- *
- * \param [IN]: buffer Buffer pointer
- * \param [IN]: size Buffer size
- */
- void SX1276LoRaGetRxPacket( void *buffer, uint16_t *size );
- /*!
- * \brief Sets a copy of the buffer to be transmitted
- *
- * \param [IN]: buffer Buffer pointer
- * \param [IN]: size Buffer size
- */
- void SX1276LoRaSetTxPacket( const void *buffer, uint16_t size );
- /*!
- * \brief Gets the current RFState
- *
- * \retval rfState Current RF state [RF_IDLE, RF_BUSY,
- * RF_RX_DONE, RF_RX_TIMEOUT,
- * RF_TX_DONE, RF_TX_TIMEOUT]
- */
- uint8_t SX1276LoRaGetRFState( void );
- /*!
- * \brief Sets the new state of the RF state machine
- *
- * \param [IN]: state New RF state machine state
- */
- void SX1276LoRaSetRFState( uint8_t state );
- /*!
- * \brief Process the LoRa modem Rx and Tx state machines depending on the
- * SX1276 operating mode.
- *
- * \retval rfState Current RF state [RF_IDLE, RF_BUSY,
- * RF_RX_DONE, RF_RX_TIMEOUT,
- * RF_TX_DONE, RF_TX_TIMEOUT]
- */
- uint32_t SX1276LoRaProcess( void );
- #endif //__SX1276_LORA_H__
|