|
@@ -0,0 +1,720 @@
|
|
|
+<!doctype html public "-//w3c//dtd html 4.0 transitional//en">
|
|
|
+<html><head>
|
|
|
+<title>Static Call Graph - [..\OBJ\lora_gateway.axf]</title></head>
|
|
|
+<body><HR>
|
|
|
+<H1>Static Call Graph for image ..\OBJ\lora_gateway.axf</H1><HR>
|
|
|
+<BR><P>#<CALLGRAPH># ARM Linker, 5060750: Last Updated: Wed Jun 14 08:58:15 2023
|
|
|
+<BR><P>
|
|
|
+<H3>Maximum Stack Usage = 132 bytes + Unknown(Cycles, Untraceable Function Pointers)</H3><H3>
|
|
|
+Call chain for Maximum Stack Depth:</H3>
|
|
|
+main ⇒ FSMC_SRAM_Init ⇒ SRAM_GPIO_Config ⇒ GPIO_PinAFConfig
|
|
|
+<P>
|
|
|
+<H3>
|
|
|
+Mutually Recursive functions
|
|
|
+</H3> <LI><a href="#[1c]">ADC_IRQHandler</a> ⇒ <a href="#[1c]">ADC_IRQHandler</a><BR>
|
|
|
+</UL>
|
|
|
+<P>
|
|
|
+<H3>
|
|
|
+Function Pointers
|
|
|
+</H3><UL>
|
|
|
+ <LI><a href="#[1c]">ADC_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4]">BusFault_Handler</a> from stm32f2xx_it.o(i.BusFault_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[1e]">CAN1_RX0_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[1f]">CAN1_RX1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[20]">CAN1_SCE_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[1d]">CAN1_TX_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4a]">CAN2_RX0_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4b]">CAN2_RX1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4c]">CAN2_SCE_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[49]">CAN2_TX_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[59]">CRYP_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[58]">DCMI_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[15]">DMA1_Stream0_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[16]">DMA1_Stream1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[17]">DMA1_Stream2_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[18]">DMA1_Stream3_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[19]">DMA1_Stream4_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[1a]">DMA1_Stream5_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[1b]">DMA1_Stream6_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[39]">DMA1_Stream7_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[42]">DMA2_Stream0_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[43]">DMA2_Stream1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[44]">DMA2_Stream2_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[45]">DMA2_Stream3_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[46]">DMA2_Stream4_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4e]">DMA2_Stream5_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4f]">DMA2_Stream6_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[50]">DMA2_Stream7_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[7]">DebugMon_Handler</a> from stm32f2xx_it.o(i.DebugMon_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[47]">ETH_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[48]">ETH_WKUP_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[10]">EXTI0_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[32]">EXTI15_10_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[11]">EXTI1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[12]">EXTI2_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[13]">EXTI3_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[14]">EXTI4_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[21]">EXTI9_5_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[e]">FLASH_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3a]">FSMC_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[5a]">HASH_RNG_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2]">HardFault_Handler</a> from stm32f2xx_it.o(i.HardFault_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2a]">I2C1_ER_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[29]">I2C1_EV_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2c]">I2C2_ER_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2b]">I2C2_EV_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[53]">I2C3_ER_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[52]">I2C3_EV_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3]">MemManage_Handler</a> from stm32f2xx_it.o(i.MemManage_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[1]">NMI_Handler</a> from stm32f2xx_it.o(i.NMI_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[4d]">OTG_FS_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[34]">OTG_FS_WKUP_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[55]">OTG_HS_EP1_IN_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[54]">OTG_HS_EP1_OUT_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[57]">OTG_HS_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[56]">OTG_HS_WKUP_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[b]">PVD_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[8]">PendSV_Handler</a> from stm32f2xx_it.o(i.PendSV_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[f]">RCC_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[33]">RTC_Alarm_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[d]">RTC_WKUP_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[0]">Reset_Handler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3b]">SDIO_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2d]">SPI1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2e]">SPI2_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3d]">SPI3_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[6]">SVC_Handler</a> from stm32f2xx_it.o(i.SVC_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[9]">SysTick_Handler</a> from stm32f2xx_it.o(i.SysTick_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[5c]">SystemInit</a> from system_stm32f2xx.o(i.SystemInit) referenced from startup_stm32f2xx.o(.text)
|
|
|
+ <LI><a href="#[c]">TAMP_STAMP_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[22]">TIM1_BRK_TIM9_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[25]">TIM1_CC_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[24]">TIM1_TRG_COM_TIM11_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[23]">TIM1_UP_TIM10_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[26]">TIM2_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[27]">TIM3_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[28]">TIM4_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3c]">TIM5_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[40]">TIM6_DAC_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[41]">TIM7_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[35]">TIM8_BRK_TIM12_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[38]">TIM8_CC_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[37]">TIM8_TRG_COM_TIM14_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[36]">TIM8_UP_TIM13_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3e]">UART4_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[3f]">UART5_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[2f]">USART1_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[30]">USART2_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[31]">USART3_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[51]">USART6_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[5]">UsageFault_Handler</a> from stm32f2xx_it.o(i.UsageFault_Handler) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[a]">WWDG_IRQHandler</a> from startup_stm32f2xx.o(.text) referenced from startup_stm32f2xx.o(RESET)
|
|
|
+ <LI><a href="#[5d]">__main</a> from entry.o(.ARM.Collect$$$$00000000) referenced from startup_stm32f2xx.o(.text)
|
|
|
+ <LI><a href="#[5e]">fputc</a> from usart.o(i.fputc) referenced from printf8.o(i.__0printf$8)
|
|
|
+ <LI><a href="#[5b]">main</a> from main.o(i.main) referenced from entry9a.o(.ARM.Collect$$$$0000000B)
|
|
|
+ <LI><a href="#[5f]">my_mem_init</a> from malloc.o(i.my_mem_init) referenced from malloc.o(.data)
|
|
|
+ <LI><a href="#[60]">my_mem_perused</a> from malloc.o(i.my_mem_perused) referenced from malloc.o(.data)
|
|
|
+</UL>
|
|
|
+<P>
|
|
|
+<H3>
|
|
|
+Global Symbols
|
|
|
+</H3>
|
|
|
+<P><STRONG><a name="[5d]"></a>__main</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry.o(.ARM.Collect$$$$00000000))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(.text)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[88]"></a>_main_stk</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry2.o(.ARM.Collect$$$$00000001))
|
|
|
+
|
|
|
+<P><STRONG><a name="[61]"></a>_main_scatterload</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry5.o(.ARM.Collect$$$$00000004))
|
|
|
+<BR><BR>[Calls]<UL><LI><a href="#[62]">>></a> __scatterload
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[66]"></a>__main_after_scatterload</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry5.o(.ARM.Collect$$$$00000004))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[62]">>></a> __scatterload
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[89]"></a>_main_clock</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry7b.o(.ARM.Collect$$$$00000008))
|
|
|
+
|
|
|
+<P><STRONG><a name="[8a]"></a>_main_cpp_init</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry8b.o(.ARM.Collect$$$$0000000A))
|
|
|
+
|
|
|
+<P><STRONG><a name="[8b]"></a>_main_init</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry9a.o(.ARM.Collect$$$$0000000B))
|
|
|
+
|
|
|
+<P><STRONG><a name="[8c]"></a>__rt_final_cpp</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry10a.o(.ARM.Collect$$$$0000000D))
|
|
|
+
|
|
|
+<P><STRONG><a name="[8d]"></a>__rt_final_exit</STRONG> (Thumb, 0 bytes, Stack size unknown bytes, entry11a.o(.ARM.Collect$$$$0000000F))
|
|
|
+
|
|
|
+<P><STRONG><a name="[0]"></a>Reset_Handler</STRONG> (Thumb, 8 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[1c]"></a>ADC_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR><BR>[Calls]<UL><LI><a href="#[1c]">>></a> ADC_IRQHandler
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[1c]">>></a> ADC_IRQHandler
|
|
|
+</UL>
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[1e]"></a>CAN1_RX0_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[1f]"></a>CAN1_RX1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[20]"></a>CAN1_SCE_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[1d]"></a>CAN1_TX_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[4a]"></a>CAN2_RX0_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[4b]"></a>CAN2_RX1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[4c]"></a>CAN2_SCE_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[49]"></a>CAN2_TX_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[59]"></a>CRYP_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[58]"></a>DCMI_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[15]"></a>DMA1_Stream0_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[16]"></a>DMA1_Stream1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[17]"></a>DMA1_Stream2_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[18]"></a>DMA1_Stream3_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[19]"></a>DMA1_Stream4_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[1a]"></a>DMA1_Stream5_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[1b]"></a>DMA1_Stream6_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[39]"></a>DMA1_Stream7_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[42]"></a>DMA2_Stream0_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[43]"></a>DMA2_Stream1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[44]"></a>DMA2_Stream2_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[45]"></a>DMA2_Stream3_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[46]"></a>DMA2_Stream4_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[4e]"></a>DMA2_Stream5_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[4f]"></a>DMA2_Stream6_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[50]"></a>DMA2_Stream7_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[47]"></a>ETH_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[48]"></a>ETH_WKUP_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[10]"></a>EXTI0_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[32]"></a>EXTI15_10_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[11]"></a>EXTI1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[12]"></a>EXTI2_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[13]"></a>EXTI3_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[14]"></a>EXTI4_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[21]"></a>EXTI9_5_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[e]"></a>FLASH_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3a]"></a>FSMC_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[5a]"></a>HASH_RNG_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[2a]"></a>I2C1_ER_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[29]"></a>I2C1_EV_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[2c]"></a>I2C2_ER_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[2b]"></a>I2C2_EV_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[53]"></a>I2C3_ER_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[52]"></a>I2C3_EV_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[4d]"></a>OTG_FS_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[34]"></a>OTG_FS_WKUP_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[55]"></a>OTG_HS_EP1_IN_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[54]"></a>OTG_HS_EP1_OUT_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[57]"></a>OTG_HS_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[56]"></a>OTG_HS_WKUP_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[b]"></a>PVD_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[f]"></a>RCC_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[33]"></a>RTC_Alarm_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[d]"></a>RTC_WKUP_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3b]"></a>SDIO_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[2d]"></a>SPI1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[2e]"></a>SPI2_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3d]"></a>SPI3_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[c]"></a>TAMP_STAMP_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[22]"></a>TIM1_BRK_TIM9_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[25]"></a>TIM1_CC_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[24]"></a>TIM1_TRG_COM_TIM11_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[23]"></a>TIM1_UP_TIM10_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[26]"></a>TIM2_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[27]"></a>TIM3_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[28]"></a>TIM4_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3c]"></a>TIM5_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[40]"></a>TIM6_DAC_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[41]"></a>TIM7_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[35]"></a>TIM8_BRK_TIM12_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[38]"></a>TIM8_CC_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[37]"></a>TIM8_TRG_COM_TIM14_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[36]"></a>TIM8_UP_TIM13_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3e]"></a>UART4_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3f]"></a>UART5_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[2f]"></a>USART1_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[30]"></a>USART2_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[31]"></a>USART3_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[51]"></a>USART6_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[a]"></a>WWDG_IRQHandler</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, startup_stm32f2xx.o(.text))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[63]"></a>__aeabi_uldivmod</STRONG> (Thumb, 98 bytes, Stack size 40 bytes, uldiv.o(.text), UNUSED)
|
|
|
+<BR><BR>[Calls]<UL><LI><a href="#[64]">>></a> __aeabi_llsr
|
|
|
+<LI><a href="#[65]">>></a> __aeabi_llsl
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[82]">>></a> _printf_core
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[65]"></a>__aeabi_llsl</STRONG> (Thumb, 30 bytes, Stack size 0 bytes, llshl.o(.text), UNUSED)
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[63]">>></a> __aeabi_uldivmod
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[8e]"></a>_ll_shift_l</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, llshl.o(.text), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[64]"></a>__aeabi_llsr</STRONG> (Thumb, 32 bytes, Stack size 0 bytes, llushr.o(.text), UNUSED)
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[63]">>></a> __aeabi_uldivmod
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[8f]"></a>_ll_ushift_r</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, llushr.o(.text), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[62]"></a>__scatterload</STRONG> (Thumb, 28 bytes, Stack size 0 bytes, init.o(.text))
|
|
|
+<BR><BR>[Calls]<UL><LI><a href="#[66]">>></a> __main_after_scatterload
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[61]">>></a> _main_scatterload
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[90]"></a>__scatterload_rt2</STRONG> (Thumb, 0 bytes, Stack size 0 bytes, init.o(.text), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[4]"></a>BusFault_Handler</STRONG> (Thumb, 4 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.BusFault_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[7]"></a>DebugMon_Handler</STRONG> (Thumb, 2 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.DebugMon_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[67]"></a>Debug_USART_Config</STRONG> (Thumb, 128 bytes, Stack size 32 bytes, usart.o(i.Debug_USART_Config))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 100<LI>Call Chain = Debug_USART_Config ⇒ USART_Init ⇒ RCC_GetClocksFreq
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[6b]">>></a> GPIO_PinAFConfig
|
|
|
+<LI><a href="#[6a]">>></a> GPIO_Init
|
|
|
+<LI><a href="#[6c]">>></a> USART_Init
|
|
|
+<LI><a href="#[6d]">>></a> USART_Cmd
|
|
|
+<LI><a href="#[68]">>></a> RCC_APB2PeriphClockCmd
|
|
|
+<LI><a href="#[69]">>></a> RCC_AHB1PeriphClockCmd
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[5b]">>></a> main
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[73]"></a>FSMC_NANDCmd</STRONG> (Thumb, 82 bytes, Stack size 0 bytes, stm32f2xx_fsmc.o(i.FSMC_NANDCmd))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[72]"></a>FSMC_NANDInit</STRONG> (Thumb, 132 bytes, Stack size 12 bytes, stm32f2xx_fsmc.o(i.FSMC_NANDInit))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 12<LI>Call Chain = FSMC_NANDInit
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[7c]"></a>FSMC_NORSRAMCmd</STRONG> (Thumb, 46 bytes, Stack size 0 bytes, stm32f2xx_fsmc.o(i.FSMC_NORSRAMCmd))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[79]">>></a> FSMC_SRAM_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[7b]"></a>FSMC_NORSRAMInit</STRONG> (Thumb, 230 bytes, Stack size 0 bytes, stm32f2xx_fsmc.o(i.FSMC_NORSRAMInit))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[79]">>></a> FSMC_SRAM_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[79]"></a>FSMC_SRAM_Init</STRONG> (Thumb, 106 bytes, Stack size 96 bytes, sram.o(i.FSMC_SRAM_Init))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 132<LI>Call Chain = FSMC_SRAM_Init ⇒ SRAM_GPIO_Config ⇒ GPIO_PinAFConfig
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[7b]">>></a> FSMC_NORSRAMInit
|
|
|
+<LI><a href="#[7c]">>></a> FSMC_NORSRAMCmd
|
|
|
+<LI><a href="#[71]">>></a> RCC_AHB3PeriphClockCmd
|
|
|
+<LI><a href="#[7a]">>></a> SRAM_GPIO_Config
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[5b]">>></a> main
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[6a]"></a>GPIO_Init</STRONG> (Thumb, 144 bytes, Stack size 20 bytes, stm32f2xx_gpio.o(i.GPIO_Init))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 20<LI>Call Chain = GPIO_Init
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+<LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+<LI><a href="#[7a]">>></a> SRAM_GPIO_Config
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[6b]"></a>GPIO_PinAFConfig</STRONG> (Thumb, 70 bytes, Stack size 20 bytes, stm32f2xx_gpio.o(i.GPIO_PinAFConfig))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 20<LI>Call Chain = GPIO_PinAFConfig
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+<LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+<LI><a href="#[7a]">>></a> SRAM_GPIO_Config
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[75]"></a>GPIO_ReadInputDataBit</STRONG> (Thumb, 18 bytes, Stack size 0 bytes, stm32f2xx_gpio.o(i.GPIO_ReadInputDataBit))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[74]">>></a> FSMC_NAND_ReadPage
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[2]"></a>HardFault_Handler</STRONG> (Thumb, 4 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.HardFault_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[3]"></a>MemManage_Handler</STRONG> (Thumb, 4 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.MemManage_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[7e]"></a>NAND_Init</STRONG> (Thumb, 20 bytes, Stack size 8 bytes, nandflash.o(i.NAND_Init))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 92<LI>Call Chain = NAND_Init ⇒ FSMC_NAND_Init ⇒ GPIO_PinAFConfig
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[7d]">>></a> NAND_BuildLUT
|
|
|
+<LI><a href="#[78]">>></a> FSMC_NAND_Reset
|
|
|
+<LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[5b]">>></a> main
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[1]"></a>NMI_Handler</STRONG> (Thumb, 2 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.NMI_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[8]"></a>PendSV_Handler</STRONG> (Thumb, 2 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.PendSV_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[69]"></a>RCC_AHB1PeriphClockCmd</STRONG> (Thumb, 26 bytes, Stack size 0 bytes, stm32f2xx_rcc.o(i.RCC_AHB1PeriphClockCmd))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+<LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+<LI><a href="#[7a]">>></a> SRAM_GPIO_Config
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[71]"></a>RCC_AHB3PeriphClockCmd</STRONG> (Thumb, 26 bytes, Stack size 0 bytes, stm32f2xx_rcc.o(i.RCC_AHB3PeriphClockCmd))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[79]">>></a> FSMC_SRAM_Init
|
|
|
+<LI><a href="#[70]">>></a> FSMC_NAND_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[68]"></a>RCC_APB2PeriphClockCmd</STRONG> (Thumb, 26 bytes, Stack size 0 bytes, stm32f2xx_rcc.o(i.RCC_APB2PeriphClockCmd))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[80]"></a>RCC_GetClocksFreq</STRONG> (Thumb, 214 bytes, Stack size 20 bytes, stm32f2xx_rcc.o(i.RCC_GetClocksFreq))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 20<LI>Call Chain = RCC_GetClocksFreq
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[6c]">>></a> USART_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[6]"></a>SVC_Handler</STRONG> (Thumb, 2 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.SVC_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[9]"></a>SysTick_Handler</STRONG> (Thumb, 2 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.SysTick_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[5c]"></a>SystemInit</STRONG> (Thumb, 74 bytes, Stack size 8 bytes, system_stm32f2xx.o(i.SystemInit))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 20<LI>Call Chain = SystemInit ⇒ SetSysClock
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[7f]">>></a> SetSysClock
|
|
|
+</UL>
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(.text)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[6d]"></a>USART_Cmd</STRONG> (Thumb, 24 bytes, Stack size 0 bytes, stm32f2xx_usart.o(i.USART_Cmd))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[86]"></a>USART_GetFlagStatus</STRONG> (Thumb, 26 bytes, Stack size 0 bytes, stm32f2xx_usart.o(i.USART_GetFlagStatus))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[5e]">>></a> fputc
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[6c]"></a>USART_Init</STRONG> (Thumb, 204 bytes, Stack size 48 bytes, stm32f2xx_usart.o(i.USART_Init))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 68<LI>Call Chain = USART_Init ⇒ RCC_GetClocksFreq
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[80]">>></a> RCC_GetClocksFreq
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[85]"></a>USART_SendData</STRONG> (Thumb, 8 bytes, Stack size 0 bytes, stm32f2xx_usart.o(i.USART_SendData))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[5e]">>></a> fputc
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[5]"></a>UsageFault_Handler</STRONG> (Thumb, 4 bytes, Stack size 0 bytes, stm32f2xx_it.o(i.UsageFault_Handler))
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> startup_stm32f2xx.o(RESET)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[81]"></a>__0printf$8</STRONG> (Thumb, 22 bytes, Stack size 24 bytes, printf8.o(i.__0printf$8), UNUSED)
|
|
|
+<BR><BR>[Calls]<UL><LI><a href="#[82]">>></a> _printf_core
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[91]"></a>__1printf$8</STRONG> (Thumb, 0 bytes, Stack size 24 bytes, printf8.o(i.__0printf$8), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[77]"></a>__2printf</STRONG> (Thumb, 0 bytes, Stack size 24 bytes, printf8.o(i.__0printf$8))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 24<LI>Call Chain = __2printf
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[76]">>></a> FSMC_NAND_ReadSpare
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[92]"></a>__scatterload_copy</STRONG> (Thumb, 14 bytes, Stack size unknown bytes, handlers.o(i.__scatterload_copy), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[93]"></a>__scatterload_null</STRONG> (Thumb, 2 bytes, Stack size unknown bytes, handlers.o(i.__scatterload_null), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[94]"></a>__scatterload_zeroinit</STRONG> (Thumb, 14 bytes, Stack size unknown bytes, handlers.o(i.__scatterload_zeroinit), UNUSED)
|
|
|
+
|
|
|
+<P><STRONG><a name="[5e]"></a>fputc</STRONG> (Thumb, 32 bytes, Stack size 16 bytes, usart.o(i.fputc))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 16<LI>Call Chain = fputc
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[85]">>></a> USART_SendData
|
|
|
+<LI><a href="#[86]">>></a> USART_GetFlagStatus
|
|
|
+</UL>
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> printf8.o(i.__0printf$8)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[5b]"></a>main</STRONG> (Thumb, 28 bytes, Stack size 0 bytes, main.o(i.main))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 132<LI>Call Chain = main ⇒ FSMC_SRAM_Init ⇒ SRAM_GPIO_Config ⇒ GPIO_PinAFConfig
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[5f]">>></a> my_mem_init
|
|
|
+<LI><a href="#[7e]">>></a> NAND_Init
|
|
|
+<LI><a href="#[79]">>></a> FSMC_SRAM_Init
|
|
|
+<LI><a href="#[67]">>></a> Debug_USART_Config
|
|
|
+</UL>
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> entry9a.o(.ARM.Collect$$$$0000000B)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[5f]"></a>my_mem_init</STRONG> (Thumb, 54 bytes, Stack size 8 bytes, malloc.o(i.my_mem_init))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 20<LI>Call Chain = my_mem_init ⇒ mymemset
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[87]">>></a> mymemset
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[5b]">>></a> main
|
|
|
+</UL>
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> malloc.o(.data)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[60]"></a>my_mem_perused</STRONG> (Thumb, 54 bytes, Stack size 8 bytes, malloc.o(i.my_mem_perused))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 8<LI>Call Chain = my_mem_perused
|
|
|
+</UL>
|
|
|
+<BR>[Address Reference Count : 1]<UL><LI> malloc.o(.data)
|
|
|
+</UL>
|
|
|
+<P><STRONG><a name="[87]"></a>mymemset</STRONG> (Thumb, 20 bytes, Stack size 12 bytes, malloc.o(i.mymemset))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 12<LI>Call Chain = mymemset
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[5f]">>></a> my_mem_init
|
|
|
+</UL>
|
|
|
+<P>
|
|
|
+<H3>
|
|
|
+Local Symbols
|
|
|
+</H3>
|
|
|
+<P><STRONG><a name="[7f]"></a>SetSysClock</STRONG> (Thumb, 192 bytes, Stack size 12 bytes, system_stm32f2xx.o(i.SetSysClock))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 12<LI>Call Chain = SetSysClock
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[5c]">>></a> SystemInit
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[7a]"></a>SRAM_GPIO_Config</STRONG> (Thumb, 956 bytes, Stack size 16 bytes, sram.o(i.SRAM_GPIO_Config))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 36<LI>Call Chain = SRAM_GPIO_Config ⇒ GPIO_PinAFConfig
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[6b]">>></a> GPIO_PinAFConfig
|
|
|
+<LI><a href="#[6a]">>></a> GPIO_Init
|
|
|
+<LI><a href="#[69]">>></a> RCC_AHB1PeriphClockCmd
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[79]">>></a> FSMC_SRAM_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[6e]"></a>FSMC_NAND_GetStatus</STRONG> (Thumb, 40 bytes, Stack size 16 bytes, nandflash.o(i.FSMC_NAND_GetStatus))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 16<LI>Call Chain = FSMC_NAND_GetStatus
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[6f]">>></a> FSMC_NAND_ReadStatus
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[78]">>></a> FSMC_NAND_Reset
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[70]"></a>FSMC_NAND_Init</STRONG> (Thumb, 280 bytes, Stack size 64 bytes, nandflash.o(i.FSMC_NAND_Init))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 84<LI>Call Chain = FSMC_NAND_Init ⇒ GPIO_PinAFConfig
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[6b]">>></a> GPIO_PinAFConfig
|
|
|
+<LI><a href="#[6a]">>></a> GPIO_Init
|
|
|
+<LI><a href="#[72]">>></a> FSMC_NANDInit
|
|
|
+<LI><a href="#[73]">>></a> FSMC_NANDCmd
|
|
|
+<LI><a href="#[71]">>></a> RCC_AHB3PeriphClockCmd
|
|
|
+<LI><a href="#[69]">>></a> RCC_AHB1PeriphClockCmd
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[7e]">>></a> NAND_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[74]"></a>FSMC_NAND_ReadPage</STRONG> (Thumb, 94 bytes, Stack size 24 bytes, nandflash.o(i.FSMC_NAND_ReadPage))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 24<LI>Call Chain = FSMC_NAND_ReadPage
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[75]">>></a> GPIO_ReadInputDataBit
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[76]">>></a> FSMC_NAND_ReadSpare
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[76]"></a>FSMC_NAND_ReadSpare</STRONG> (Thumb, 48 bytes, Stack size 24 bytes, nandflash.o(i.FSMC_NAND_ReadSpare))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 48<LI>Call Chain = FSMC_NAND_ReadSpare ⇒ FSMC_NAND_ReadPage
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[74]">>></a> FSMC_NAND_ReadPage
|
|
|
+<LI><a href="#[77]">>></a> __2printf
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[7d]">>></a> NAND_BuildLUT
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[6f]"></a>FSMC_NAND_ReadStatus</STRONG> (Thumb, 38 bytes, Stack size 0 bytes, nandflash.o(i.FSMC_NAND_ReadStatus))
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[6e]">>></a> FSMC_NAND_GetStatus
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[78]"></a>FSMC_NAND_Reset</STRONG> (Thumb, 24 bytes, Stack size 8 bytes, nandflash.o(i.FSMC_NAND_Reset))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 24<LI>Call Chain = FSMC_NAND_Reset ⇒ FSMC_NAND_GetStatus
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[6e]">>></a> FSMC_NAND_GetStatus
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[7e]">>></a> NAND_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[7d]"></a>NAND_BuildLUT</STRONG> (Thumb, 186 bytes, Stack size 16 bytes, nandflash.o(i.NAND_BuildLUT))
|
|
|
+<BR><BR>[Stack]<UL><LI>Max Depth = 64<LI>Call Chain = NAND_BuildLUT ⇒ FSMC_NAND_ReadSpare ⇒ FSMC_NAND_ReadPage
|
|
|
+</UL>
|
|
|
+<BR>[Calls]<UL><LI><a href="#[76]">>></a> FSMC_NAND_ReadSpare
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[7e]">>></a> NAND_Init
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[82]"></a>_printf_core</STRONG> (Thumb, 996 bytes, Stack size 104 bytes, printf8.o(i._printf_core), UNUSED)
|
|
|
+<BR><BR>[Calls]<UL><LI><a href="#[83]">>></a> _printf_pre_padding
|
|
|
+<LI><a href="#[84]">>></a> _printf_post_padding
|
|
|
+<LI><a href="#[63]">>></a> __aeabi_uldivmod
|
|
|
+</UL>
|
|
|
+<BR>[Called By]<UL><LI><a href="#[81]">>></a> __0printf$8
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[84]"></a>_printf_post_padding</STRONG> (Thumb, 36 bytes, Stack size 24 bytes, printf8.o(i._printf_post_padding), UNUSED)
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[82]">>></a> _printf_core
|
|
|
+</UL>
|
|
|
+
|
|
|
+<P><STRONG><a name="[83]"></a>_printf_pre_padding</STRONG> (Thumb, 46 bytes, Stack size 24 bytes, printf8.o(i._printf_pre_padding), UNUSED)
|
|
|
+<BR><BR>[Called By]<UL><LI><a href="#[82]">>></a> _printf_core
|
|
|
+</UL>
|
|
|
+<P>
|
|
|
+<H3>
|
|
|
+Undefined Global Symbols
|
|
|
+</H3><HR></body></html>
|